UTRON
Rev. 1.6
REVISION HISTORY
REVISION
DESCRIPTION
REV. 1.0
Original.
REV. 1.1
NA
REV. 1.2
NA
REV. 1.3
Add STSOP-I Package
REV. 1.4
Modify the format of power consumption
REV. 1.5 1. Operating : 60/40 -> 60/50/40
2. Standby Current : 10 ->2 (L-version)
3. Add I
CC
–data as (-55, TYP 50, MAX 85)
4. Revise I
SB1
TYP : 10-> 2, MAX : 300/100 ->100/40
5. The symbols CE1# ,OE# & WE# are revised as CE , OE &
WE
REV. 1.6 Add order information for lead free product
UT621024
128K X 8 BIT LOW POWER CMOS SRAM
DATE
Apr.05 2000
--
--
Aug.29.2000
Sep.01.2000
Jun.18,2001
May.15,2003
___________________________________________________________________________________________________________
UTRON TECHNOLOGY INC.
P80036
1F, No. 11, R&D Rd. II, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
TEL: 886-3-5777882 FAX: 886-3-5777919
1
UTRON
Rev. 1.6
UT621024
128K X 8 BIT LOW POWER CMOS SRAM
GENERAL DESCRIPTION
The UT621024 is a 1,048,576-bit low power CMOS
static random access memory organized as
131,072 words by 8 bits. It is fabricated using high
performance, high reliability CMOS technology.
The UT621024 is designed for low power
application. It is particularly well suited for battery
back-up nonvolatile memory application.
The UT621024 operates from a single 5V power
supply and all inputs and outputs are fully TTL
compatible.
FEATURES
Access time : 35/55/70ns (max.)
Low power consumption :
Operating : 60/50/40 mA (typical)
Standby : 2µA (typical) L-version
1µA (typical) LL-version
Single 5V power supply
All inputs and outputs TTL compatible
Fully static operation
Three state outputs
Data retention voltage : 2V (min.)
Package : 32-pin 600 mil PDIP
32-pin 450 mil SOP
32-pin 8mmx20mm TSOP-1
32-pin 8mmx13.4mm STSOP
PIN CONFIGURATION
NC
A16
A14
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
A15
CE2
WE
FUNCTIONAL BLOCK DIAGRAM
1024 X 1024
MEMORY
ARRAY
A12
A7
A6
A5
A0-A16
DECODER
A13
A8
A9
A11
OE
UT621024
Vcc
Vss
A4
A3
A2
A1
A10
CE
I/O1-I/O8
I/O DATA
CIRCUIT
A0
I/O8
I/O7
I/O6
I/O5
I/O4
COLUMN I/O
I/O1
I/O2
I/O3
Vss
PDIP / SOP
CE
CE2
OE
A11
A9
A8
A13
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
CONTROL
CIRCUIT
OE
A10
WE
CE
I/O8
I/O7
I/O6
I/O5
I/O4
Vss
I/O3
I/O2
I/O1
A0
A1
A2
A3
WE
PIN DESCRIPTION
SYMBOL
A0 - A16
I/O1 - I/O8
CE ,CE2
WE
OE
V
CC
V
SS
NC
DESCRIPTION
Address Inputs
Data Inputs/Outputs
Chip enable 1,2 Inputs
Write Enable Input
Output Enable Input
Power Supply
Ground
No Connection
CE2
A15
Vcc
NC
A16
A14
A12
A7
A6
A5
A4
UT621024
25
24
23
22
21
20
19
18
17
TSOP-I/STSOP
___________________________________________________________________________________________________________
UTRON TECHNOLOGY INC.
P80036
1F, No. 11, R&D Rd. II, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
TEL: 886-3-5777882 FAX: 886-3-5777919
2
UTRON
Rev. 1.6
UT621024
128K X 8 BIT LOW POWER CMOS SRAM
ABSOLUTE MAXIMUM RATINGS*
PARAMETER
Terminal Voltage with Respect to Vss
Operating Temperature
Storage Temperature
Power Dissipation
DC Output Current
Soldering Temperature (under 10 sec)
SYMBOL
V
TERM
T
A
T
STG
P
D
I
OUT
T
solder
RATING
-0.5 to +7.0
0 to +70
-65 to +150
1
50
260
UNIT
V
℃
℃
W
mA
℃
*Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress
rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this
specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.
TRUTH TABLE
MODE
Standby
Standby
Output Disable
Read
Write
CE
H
X
L
L
L
CE2
X
L
H
H
H
OE
X
X
H
L
X
WE
X
X
H
H
L
I/O OPERATION
High - Z
High -Z
High - Z
D
OUT
D
IN
SUPPLY CURRENT
I
SB
,
I
SB1
I
SB
,
I
SB1
I
CC
I
CC
I
CC
Note: H = V
IH
, L=V
IL
, X = Don't care.
DC ELECTRICAL CHARACTERISTICS
(V
CC
= 5V
±
10%, T
A
= 0
℃
to 70
℃
)
PARAMETER
SYMBOL TEST CONDITION
*1
Input High Voltage
V
IH
*2
Input Low Voltage
V
IL
Input Leakage Current
I
IL
V
SS
≦
V
IN
≦
V
CC
Output Leakage Current I
OL
V
SS
≦
V
I/O
≦
V
CC
CE =V
IH
or CE2 = V
IL
or
Output High Voltage
Output Low Voltage
Average Operating
Power Supply Courrent
V
OH
V
OL
I
CC
OE
= V
IH
or
WE
= V
IL
I
OH
= - 1mA
I
OL
= 4mA
Cycle time=min, 100% duty,
CE =V
IL
, CE2 = V
IH
,
I
I/O
= 0mA
MIN.
TYP.
MAX.
2.2
- 0.5
-1
-1
2.4
-
-
-
-
-
-
-
-
-
-
-
-
-
-
60
50
40
-
-
2
1
V
CC
+0.5
0.8
1
1
-
0.4
100
85
70
10
3
100
3
40*
50
3
15*
UNIT
V
V
µA
µA
V
V
mA
mA
mA
mA
mA
µA
µA
I
CC1
Standby Power
Supply Current
I
SB
I
SB1
-35
-55
-70
Cycle time=1µs,100% duty,I
I/O
=0mA
.
CE
≦
0.2V,CE2
≧
V
CC
-0.2V,
other pins at 0.2V or V
CC
-0.2V,
CE =V
IH
or CE2 = V
IL
other pins at 0.2V or V
CC
-0.2V,
CE
≧
V
CC
-0.2V or
-L
.CE2
≦
0.2V
other pins at 0.2V or V
CC
-0.2V, -
LL
*1. V
IH
(max)=Vcc+3.0v for pulse width less than 10ns.
*2. V
IL
(min)=Vss-3.0v for pulse width less than 10ns.
*3. Those parameters are for reference only under 50
℃
___________________________________________________________________________________________________________
UTRON TECHNOLOGY INC.
P80036
1F, No. 11, R&D Rd. II, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
TEL: 886-3-5777882 FAX: 886-3-5777919
3
UTRON
Rev. 1.6
UT621024
128K X 8 BIT LOW POWER CMOS SRAM
CAPACITANCE
(T
A
=25
℃
, f=1.0MHz)
PARAMETER
Input Capacitance
Input/Output Capacitance
SYMBOL
C
IN
C
I/O
MIN.
-
-
MAX.
8
10
UNIT
pF
pF
Note : These parameters are guaranteed by device characterization, but not production tested.
AC TEST CONDITIONS
Input Pulse Levels
Input Rise and Fall Times
Input and Output Timing Reference Levels
Output Load
0V to 3.0V
5ns
1.5V
C
L
=100pF, I
OH
/I
OL
=-1mA/4mA
AC ELECTRICAL CHARACTERISTICS
(V
CC
= 5V
±
10% , T
A
= 0
℃
to 70
℃
)
(1) READ CYCLE
PARAMETER
Read Cycle Time
Address Access Time
Chip Enable Access Time
Output Enable Access Time
Chip Enable to Output in Low-Z
Output Enable to Output in Low-Z
Chip Disable to Output in High-Z
Output Disable to Output in High-Z
Output Hold from Address Change
(2) WRITE CYCLE
PARAMETER
Write Cycle Time
Address Valid to End of Write
Chip Enable to End of Write
Address Set-up Time
Write Pulse Width
Write Recovery Time
Data to Write Time Overlap
Data Hold from End of Write-Time
Output Active from End of Write
Write to Output in High-Z
SYMBOL
t
RC
t
AA
t
ACE
t
OE
t
CLZ
*
t
OLZ
*
t
CHZ
*
t
OHZ
*
t
OH
UT621024-35 UT621024-55 UT621024-70
MIN. MAX. MIN. MAX. MIN. MAX.
35
-
55
-
70
-
-
35
-
55
-
70
-
35
-
55
-
70
-
25
-
30
-
35
10
-
10
-
10
-
5
-
5
-
5
-
-
25
-
30
-
35
-
25
-
30
-
35
5
-
5
-
5
-
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
ns
SYMBOL
t
WC
t
AW
t
CW1
t
AS
t
WP
t
WR
t
DW
t
DH
t
OW
*
t
WHZ
*
UT621024-35 UT621024-55 UT621024-70 UNIT
MIN.
MAX. MIN. MAX. MIN. MAX.
35
-
55
-
70
-
ns
30
-
50
-
60
-
ns
30
-
50
-
60
-
ns
0
-
0
-
0
-
ns
25
-
40
-
45
-
ns
0
-
0
-
0
-
ns
20
-
25
-
30
-
ns
0
-
0
-
0
-
ns
5
-
5
-
5
-
ns
-
15
-
20
-
25
ns
*These parameters are guaranteed by device characterization, but not production tested.
___________________________________________________________________________________________________________
UTRON TECHNOLOGY INC.
P80036
1F, No. 11, R&D Rd. II, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
TEL: 886-3-5777882 FAX: 886-3-5777919
4
UTRON
Rev. 1.6
UT621024
128K X 8 BIT LOW POWER CMOS SRAM
TIMING WAVEFORMS
READ CYCLE 1
(Address Controlled)
(1,2)
t
RC
Address
t
AA
t
OH
Dout
Previous data valid
Data Valid
t
OH
READ CYCLE 2
(
CE
and
CE2
and
OE
Controlled)
(1,3,4,5)
t
RC
Address
t
AA
CE
t
ACE
CE2
OE
t
OE
t
CLZ
t
OLZ
Dout
High-Z
Data Valid
t
CHZ
t
OHZ
t
OH
High-Z
Notes :
1.
WE
is high for read cycle.
2.Device is continuously selected OE =low, CE =low
,
CE2=high
.
3.Address must be valid prior to or coincident with CE =low
,
CE2=high; otherwise t
AA
is the limiting parameter.
4.t
CLZ
, t
OLZ
, t
CHZ
and t
OHZ
are specified with C
L
=5pF. Transition is measured± 500mV from steady state.
5.At any given temperature and voltage condition, t
CHZ
is less than t
CLZ
, t
OHZ
is less than t
OLZ
.
___________________________________________________________________________________________________________
UTRON TECHNOLOGY INC.
P80036
1F, No. 11, R&D Rd. II, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
TEL: 886-3-5777882 FAX: 886-3-5777919
5