EEWORLDEEWORLDEEWORLD

Part Number

Search

AD9129-MIX-EBZ

Description
Digital to Analog Converters - DAC 14-Bit 5.6 GSPS RF
CategoryDevelopment board/suite/development tools   
File Size3MB,66 Pages
ManufacturerADI
Websitehttps://www.analog.com
Download Datasheet Parametric Compare View All

AD9129-MIX-EBZ Online Shopping

Suppliers Part Number Price MOQ In stock  
AD9129-MIX-EBZ - - View Buy Now

AD9129-MIX-EBZ Overview

Digital to Analog Converters - DAC 14-Bit 5.6 GSPS RF

AD9129-MIX-EBZ Parametric

Parameter NameAttribute value
Product CategoryData Conversion IC Development Tools
ManufacturerADI
RoHSDetails
ProductEvaluation Boards
TypeDAC
Tool Is For Evaluation OfAD9129
Operating Supply Voltage5 V, 8 V
PackagingBulk
Description/FunctionEvaluation board for mix-mode evaluation
For Use WithAD9129
Interface TypeUSB
Factory Pack Quantity1
Unit Weight10.880007 oz
Data Sheet
FEATURES
DAC update rate: up to 5.7 GSPS
Direct RF synthesis at 2.85 GSPS data rate
DC to 1.425 GHz in baseband mode
DC to 1.0 GHz in 2× interpolation mode
1.425 GHz to 4.2 GHz in Mix-Mode
Bypassable 2× interpolation
Excellent dynamic performance
Supports DOCSIS 3.0 wideband ACLR/harmonic performance
8 QAM carriers: ACLR > 65 dBc
Industry-leading single/multicarrier IF or RF synthesis
4-carrier W-CDMA ACLR at 2457.6 MSPS
f
OUT
= 900 MHz, ACLR = 71 dBc (baseband mode)
f
OUT
= 2100 MHz, ACLR = 68 dBc (Mix-Mode)
f
OUT
= 2700 MHz, ACLR = 67 dBc (Mix-Mode)
Dual-port LVDS and DHSTL data interface
Up to 1.425 GSPS operation
Source synchronous DDR clocking with parity bit
Low power: 1.0 W at 2.85 GSPS (1.3 W at 5.7 GSPS)
11-/14-Bit, 5.7 GSPS,
RF Digital-to-Analog Converter
AD9119/AD9129
FUNCTIONAL BLOCK DIAGRAM
RESET
IRQ
I250U VREF
AD9129
SDIO
SDO
CS
SCLK
FRM_x
(FRAME/
PARITY)
P0_D[13:0]P,
P0_D[13:0]N
DLL
DCI_x
1.2V
SPI
LVDS DDR
RECEIVER
MIX-
NORMAL MODE
DATA ASSEMBLER
BASEBAND
MODE
DATA
LATCH
4× FIFO
Tx DAC
CORE
IOUTP
IOUTN
P1_D[13:0]P,
P1_D[13:0]N
LVDS DDR
RECEIVER
PLL
DCO_x
CLOCK
DISTRIBUTION
DCR
11149-001
DACCLK_x
Figure 1.
APPLICATIONS
Broadband communications systems
CMTS/VOD
Wireless infrastructure: W-CDMA, LTE, point-to-point
Instrumentation, automatic test equipment (ATE)
Radar, jammers
GENERAL DESCRIPTION
The
AD9119/AD9129
are high performance, 11-/14-bit RF digital-
to-analog converters (DACs) supporting data rates up to 2.85
GSPS. The DAC core is based on a quad-switch architecture that
enables dual-edge clocking operation, effectively increasing the
DAC update rate to 5.7 GSPS when configured for Mix-Mode™
or 2× interpolation. The high dynamic range and bandwidth
enable multicarrier generation up to 4.2 GHz.
In baseband mode, wide bandwidth capability combines with high
dynamic range to support from 1 to 158 contiguous carriers for
CATV infrastructure applications. A choice of two optional 2×
interpolation filters is available to simplify the postreconstruction
filter by effectively increasing the DAC update rate by a factor of 2.
In Mix-Mode operation, the
AD9119/AD9129
can reconstruct
RF carriers in the second and third Nyquist zone while still
maintaining exceptional dynamic range up to 4.2 GHz. The
high performance NMOS DAC core features a quad-switch
architecture that enables industry-leading direct RF synthesis
performance with minimal loss in output power. The output
current can be programmed over a range of 9.5 mA to 34.4 mA.
Rev. B
Document Feedback
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
©2013-2017 Analog Devices, Inc. All rights reserved.
Technical Support
www.analog.com
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
The
AD9119/AD9129
include several features that may further
simplify system integration. A dual-port, source synchronous
LVDS interface simplifies the data interface to a host FPGA/ASIC.
A differential frame/parity bit is also included to monitor the
integrity of the interface. On-chip delay locked loops (DLLs)
optimize timing between different clock domains.
A serial peripheral interface (SPI) configures the
AD9119/
AD9129
and monitors the status of readback registers. The
AD9119/AD9129
are manufactured on a 0.18 µm CMOS
process and operates from +1.8 V and −1.5 V supplies. It is
supplied in a 160-ball chip scale package ball grid array.
PRODUCT HIGHLIGHTS
1.
2.
3.
High dynamic range and signal reconstruction bandwidth
support RF signal synthesis of up to 4.2 GHz.
Dual-port interface with double data rate (DDR) LVDS
data receivers supports 2850 MSPS maximum conversion rate.
Manufactured on a CMOS process; a proprietary switching
technique enhances dynamic performance.

AD9129-MIX-EBZ Related Products

AD9129-MIX-EBZ AD9129-CBLTX-EBZ
Description Digital to Analog Converters - DAC 14-Bit 5.6 GSPS RF Data Conversion IC Development Tools
Product Category Data Conversion IC Development Tools Data Conversion IC Development Tools
Manufacturer ADI ADI
RoHS Details Details
Product Evaluation Boards Evaluation Boards
Type DAC DAC
Tool Is For Evaluation Of AD9129 AD9129
Operating Supply Voltage 5 V, 8 V 5 V, 8 V
Packaging Bulk Bulk
Description/Function Evaluation board for mix-mode evaluation Evaluation board for cable transmitter evaluation
For Use With AD9129 AD9129
Interface Type USB USB
Factory Pack Quantity 1 1
CC2541 cannot receive data sent by Bluetooth main module
I have now connected the CC2541 development board to the Bluetooth main module.The CC2541 development board sends data to the Bluetooth main module, and the Bluetooth main module can receive it. Howev...
chenbingjy Wireless Connectivity
About drawing chip packaging
What is the unit of the chip pin size in the chip manual? How to draw the PCB package of the chip? For example, how to know the size of each pin and the distance between each pin in the chip package d...
zxzxzxz Embedded System
I am using FPGA-XINLINX. Please advise how to set a large number of registers.
I would like to ask all the experts and moderators: How to use RAM to set a large number of registers? (I have only heard of this method, but I don't know if it is called this way). If a state machine...
swgwy1985 FPGA/CPLD
[Technical help] Question about the sampling rate of M3, M4 (LM4F120F5QR)
[backcolor=rgb(239, 245, 249)]In the data sheet, the sampling rate of m3 (LM3S811) can reach 500k[/backcolor] [backcolor=rgb(239, 245, 249)]The sampling rate of m4 (LM4F120F5QR) can reach 1m[/backcolo...
nwx8899 Microcontroller MCU
How to send information
What kind of peripherals are needed for electronic products to transmit information remotely to achieve remote control effects?...
wangxinxin999 Embedded System
What is the capacitor used for in this dimming desk lamp circuit?
http://cl998gp.spaces.live.com/blog/cns!9F94614F95902BF0!187.entry...
09930051321 Discrete Device

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1541  2685  1985  2557  1552  32  55  40  52  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号