EEWORLDEEWORLDEEWORLD

Part Number

Search

87002AG-02LF

Description
Clock Buffer PLL Based Clock Generator
Categorysemiconductor    Analog mixed-signal IC   
File Size293KB,16 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

87002AG-02LF Online Shopping

Suppliers Part Number Price MOQ In stock  
87002AG-02LF - - View Buy Now

87002AG-02LF Overview

Clock Buffer PLL Based Clock Generator

87002AG-02LF Parametric

Parameter NameAttribute value
Product CategoryClock Buffer
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSDetails
Number of Outputs2 Output
Maximum Input Frequency250 MHz
Propagation Delay - Max5.8 ns
Supply Voltage - Max3.465 V
Supply Voltage - Min3.135 V
Maximum Operating Temperature+ 70 C
Minimum Operating Temperature0 C
Mounting StyleSMD/SMT
Package / CaseTSSOP-20
PackagingTube
Height1 mm
Length6.5 mm
Operating Supply Current100 mA
Factory Pack Quantityyqeccqarxdtfszsdfrzbaur74
Width4.4 mm
Unit Weight0.006737 oz
1:2, Differential-to-LVCMOS/LVTTL Zero
Delay Clock Generator
87002-02
DATA SHEET
General Description
The 87002-02 is a highly versatile 1:2 Differential-to-
LVCMOS/LVTTL Clock Generator. The 87002-02 has a differential
clock input. The CLK, nCLK pair can accept most standard
differential input levels. Internal bias on the nCLK input allows the
CLK input to accept LVCMOS/LVTTL. The 87002-02 has a fully
integrated PLL and can be configured as zero delay buffer, multiplier
or divider and has an input and output frequency range of
15.625MHz to 250MHz. The reference divider, feedback divider and
output divider are each programmable, thereby allowing for the
following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4,
1:8. The external feedback allows the device to achieve “zero delay”
between the input clock and the output clocks. The PLL_SEL pin can
be used to bypass the PLL for system test and debug purposes. In
bypass mode, the reference clock is routed around the PLL and into
the internal output dividers.
Features
Two LVCMOS/LVTTL outputs, 7
typical output impedance
CLK, nCLK pair can accept the following differential
input levels: LVPECL, LVDS, HSTL, HCSL, SSTL
Internal bias on nCLK to support LVCMOS/LVTTL levels on CLK
input
Output frequency range: 15.625MHz to 250MHz
Input frequency range: 15.625MHz to 250MHz
VCO range: 250MHz to 500MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Fully integrated PLL
Cycle-to-cycle jitter: 45ps (maximum)
Output skew: 35ps (maximum)
Static phase offset: -10ps ± 150ps (3.3V ± 5%)
Full 3.3V or 2.5V operating supply
5V tolerant inputs
0°C to 70°C ambient operating temperature
Available in lead-free (RoHS 6) package
Industrial temperature information available upon request
Block Diagram
PLL_SEL
Pullup
Pin Assignment
÷2, ÷4, ÷8, ÷16
÷32, ÷64, ÷128
Q0
GND
Q0
V
DDO
SEL0
SEL1
SEL2
SEL3
V
DD
CLK
nCLK
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
DDO
Q1
GND
V
DDO
nc
MR
FB_IN
PLL_SEL
V
DDA
GND
0
CLK
Pulldown
nCLK
Pullup/Pulldown
1
Q1
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
FB_IN
Pulldown
87002-02
20-Lead TSSOP
6.50mm x 4.40mm x 0.925mm package body
G Package
Top View
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
87002-02 Rev C 7/13/15
1
©2015 Integrated Device Technology, Inc.

87002AG-02LF Related Products

87002AG-02LF 87002AG-02LFT
Description Clock Buffer PLL Based Clock Generator Clock Generators u0026 Support Products PLL Based Clock Generator
Product Category Clock Buffer Clock Generators & Support Products
Manufacturer IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.)
RoHS Details Details
Mounting Style SMD/SMT SMD/SMT
Package / Case TSSOP-20 TSSOP-20
Packaging Tube Reel
Height 1 mm 1 mm
Length 6.5 mm 6.5 mm
Width 4.4 mm 4.4 mm
Unit Weight 0.006737 oz 0.006737 oz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2634  1146  1911  541  2521  54  24  39  11  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号