EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC2G74DC125

Description
Tantalum Capacitors - Solid SMD 25volts 68uF 20%
Categorysemiconductor    logic   
File Size828KB,25 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric View All

74LVC2G74DC125 Online Shopping

Suppliers Part Number Price MOQ In stock  
74LVC2G74DC125 - - View Buy Now

74LVC2G74DC125 Overview

Tantalum Capacitors - Solid SMD 25volts 68uF 20%

74LVC2G74DC125 Parametric

Parameter NameAttribute value
Product CategoryFlip Flops
ManufacturerNXP
RoHSDetails
Number of Circuits1
Logic FamilyLVC
Logic TypeCMOS
PolarityInverting/Non-Inverting
Input TypeSingle-Ended
Propagation Delay Time3.5 ns
High Level Output Current- 32 mA
Supply Voltage - Max5.5 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
Mounting StyleSMD/SMT
Package / CaseSOT-765
PackagingReel
PackagingMouseReel
PackagingCut Tape
Height0.85 mm
Length2.1 mm
Number of Input Lines1
Number of Output Lines1
Operating Supply Voltage1.8 V, 2.5 V, 3.3 V, 5 V
Quiescent Current100 uA
Reset TypeSet, Reset
Factory Pack Quantityduftezwbyubyyqzuacyswfcqucafbuxyywcs3000
Supply Voltage - Min1.65 V
Width2.4 mm
74LVC2G74
Single D-type flip-flop with set and reset; positive edge trigger
Rev. 11 — 15 December 2016
Product data sheet
1. General description
The 74LVC2G74 is a single positive-edge triggered D-type flip-flop with individual data (D)
inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q
outputs.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing damaging backflow current through the device
when it is powered down.
The set and reset are asynchronous active LOW inputs and operate independently of the
clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D inputs must be stable, one set-up time
prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt-trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant inputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
24
mA output drive (V
CC
= 3.0 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1320  2709  1461  2477  2752  27  55  30  50  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号