EEWORLDEEWORLDEEWORLD

Part Number

Search

MT58L256L18PT-10IT

Description
Cache SRAM, 256KX18, 5ns, CMOS, PQFP100, PLASTIC, MS-026BHA, TQFP-100
Categorystorage    storage   
File Size382KB,23 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT58L256L18PT-10IT Overview

Cache SRAM, 256KX18, 5ns, CMOS, PQFP100, PLASTIC, MS-026BHA, TQFP-100

MT58L256L18PT-10IT Parametric

Parameter NameAttribute value
MakerMicron Technology
Parts packaging codeQFP
package instructionPLASTIC, MS-026BHA, TQFP-100
Contacts100
Reach Compliance Codeunknow
ECCN code3A991.B.2.A
Maximum access time5 ns
JESD-30 codeR-PQFP-G100
length20 mm
memory density4718592 bi
Memory IC TypeCACHE SRAM
memory width18
Number of functions1
Number of terminals100
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256KX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width14 mm
4Mb: 256K x 18, 128K x 32/36
PIPELINED, SCD SYNCBURST SRAM
4Mb SYNCBURST
SRAM
FEATURES
MT58L256L18P, MT58L128L32P,
MT58L128L36P; MT58L256V18P,
MT58L128V32P, MT58L128V36P
3.3V V
DD
, 3.3V or 2.5V I/O, Pipelined, Single-Cycle
Deselect
• Fast clock and OE# access times
• Single +3.3V +0.3V/-0.165V power supply (V
DD
)
• Separate +3.3V or +2.5V isolated output buffer supply
(V
DD
Q)
• SNOOZE MODE for reduced-power standby
• Single-cycle deselect (Pentium
®
BSRAM-compatible)
• Common data inputs and data outputs
• Individual BYTE WRITE control and GLOBAL WRITE
• Three chip enables for simple depth expansion and
address pipelining
• Clock-controlled and registered addresses, data I/Os
and control signals
• Internally self-timed WRITE cycle
• Burst control pin (interleaved or linear burst)
• Automatic power-down for portable applications
• 100-lead TQFP package for high density, high speed
• 119-bump BGA package
• Low capacitive bus loading
• x18, x32 and x36 versions available
100-Pin TQFP*
119-Bump BGA
OPTIONS
• Timing (Access/Cycle/MHz)
3.1ns/5ns/200 MHz
3.5ns/6ns/166 MHz
4.0ns/7.5ns/133 MHz
5ns/10ns/100 MHz
• Configurations
3.3V I/O
256K x 18
128K x 32
128K x 36
2.5V I/O
256K x 18
128K x 32
128K x 36
• Packages
100-pin TQFP
119-bump, 14mm x 22mm BGA
• Operating Temperature Range
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
MARKING
-5
-6
-7.5
-10
MT58L256L18P
MT58L128L32P
MT58L128L36P
MT58L256V18P
MT58L128V32P
MT58L128V36P
T
B
None
IT
*JEDEC-standard MS-026 BHA (LQFP).
GENERAL DESCRIPTION
The Micron
®
SyncBurst
SRAM family employs high-
speed, low-power CMOS designs that are fabricated using
an advanced CMOS process.
Micron’s 4Mb SyncBurst SRAMs integrate a 256K x 18,
128K x 32, or 128K x 36 SRAM core with advanced synchro-
nous peripheral circuitry and a 2-bit burst counter. All
synchronous inputs pass through registers controlled by a
positive-edge-triggered single clock input (CLK). The syn-
chronous inputs include all addresses, all data inputs,
active LOW chip enable (CE#), two additional chip enables
for easy depth expansion (CE2, CE2#), burst control inputs
• Part Number Example: MT58L256L18PT-6 IT
4Mb: 256K x 18, 128K x 32/36 Pipelined, SCD SyncBurst SRAM
MT58L256L18P.p65 – Rev. 9/99
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©1999,
Micron Technology, Inc.
All registered and unregistered trademarks are the sole property of their respective companies.
[DIY] Simple audio signal source
Anyone who works with analog circuits needs an audio signal source, right? (Except for those who work with RF circuits, to avoid arguing :surrender:) Even if you don't have a dedicated signal source, ...
cruelfox DIY/Open Source Hardware
Ask a question about FPGA-based PS/2 mouse controller
I have a question about PS/2 mouse controller based on FPGA. A normal mouse needs to send 3 bytes of data to FPGA. Should the 3 bytes of data be sent three times with 1 byte each plus start parity and...
northcamel FPGA/CPLD
[Download]MCS-51 MCU Principle and Application (C Language Version)
MCS-51 MCU Principle and Application (C Language Edition) is not very clear, please see if you have poor eyesight^_^...
SuperStar515 51mcu
Relay and secondary circuit knowledge (4)
II. Relay-related knowledge (6) 1. How to check the switch input contacts of LFP-901A and 902A protections? 2. What does each line of the trip report displayed on the LCD of the LFP-901A and 902A prot...
wanggq Industrial Control Electronics
This week's highlights
[url=http://www.deyisupport.com/blog/b/power_house/archive/2016/10/13/52528.aspx]Don’t Forget the Muscle: The Gate Driver[/url]Remember a blog post earlier this year that compared power factor correct...
橙色凯 Analogue and Mixed Signal
A defect in the BootLoader of the stm32f series chip is depressing:
After using the isp execution function to execute the program from 0x8000000, it prompts Ok. But why is there no response to the program execution? I am depressed. The answer is: the stm32f BootLoader...
very008 stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 167  368  2837  2353  1373  4  8  58  48  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号