EEWORLDEEWORLDEEWORLD

Part Number

Search

74HCT112N652

Description
Flip Flops DUAL J-K NEG EDGE
Categorysemiconductor    logic   
File Size774KB,20 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

74HCT112N652 Online Shopping

Suppliers Part Number Price MOQ In stock  
74HCT112N652 - - View Buy Now

74HCT112N652 Overview

Flip Flops DUAL J-K NEG EDGE

74HCT112N652 Parametric

Parameter NameAttribute value
Product CategoryFlip Flops
ManufacturerNXP
RoHSDetailscfvctebeaxasvaddfvrwscbs
Number of Circuits2
Logic FamilyHCT
Logic TypeJ-K Negative Edge Triggered Flip-Flop
PolarityInverting/Non-Inverting
Input TypeSingle-Ended
Output TypeDifferential
Propagation Delay Time19 ns
High Level Output Current- 6 mA
Low Level Output Current6 mA
Supply Voltage - Max5.5 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
Mounting StyleThrough Hole
Package / CasePDIP-16
PackagingTube
FunctionJK Type
Height3.2 mm
Length19.5 mm
Number of Channels2
Number of Input Lines2
Number of Output Lines1
Operating Supply Voltage5 V
Quiescent Current4 uA
Reset TypeSet, Reset
Factory Pack Quantity1000
Supply Voltage - Min4.5 V
Width6.48 mm
Unit Weight0.057419 oz
74HC112; 74HCT112
Dual JK flip-flop with set and reset; negative-edge trigger
Rev. 3 — 9 August 2016
Product data sheet
1. General description
The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features
individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has
complementary nQ and nQ outputs. The set and reset are asynchronous active LOW
inputs and operate independently of the clock input. The J and K inputs control the state
changes of the flip-flops as described in the mode select function table. The J and K
inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for
predictable operation. Inputs include clamp diodes that enable the use of current limiting
resistors to interface inputs to voltages in excess of V
CC
.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock
rise and fall times.
2. Features and benefits
Input levels:
For 74HC112: CMOS level
For 74HCT112: TTL level
Asynchronous set and reset
Specified in compliance with JEDEC standard no. 7A
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74HC112D
74HCT112D
74HC112DB
74HCT112DB
74HC112PW
74HCT112PW
40 C
to +125
C
40 C
to +125
C
SSOP16
plastic shrink small outline package; 16 leads; body width
5.3 mm
SOT338-1
SOT403-1
40 C
to +125
C
Name
SO16
Description
Version
plastic small outline package; 16 leads; body width 3.9 mm SOT109-1
Type number
TSSOP16 plastic thin shrink small outline package; 16 leads;
body width 4.4 mm

74HCT112N652 Related Products

74HCT112N652 74HC112PW118 74HC112N652 74HC112DB112 74HCT112DB118
Description Flip Flops DUAL J-K NEG EDGE Multilayer Ceramic Capacitors MLCC - SMD/SMT 50volts 1500pF 10% X7R AUTO Flip Flops DUAL J-K NEG EDGE Flip Flops DUAL J-K NEG EDGE Flip Flops DUAL J-K NEG EDGE
Product Category Flip Flops Flip Flops Flip Flops Flip Flops Flip Flops
Manufacturer NXP NXP NXP NXP NXP
RoHS Detailscfvctebeaxasvaddfvrwscbs Details Details Details Details
Number of Circuits 2 2 2 2 2
Logic Family HCT HC HC HC HCT
Logic Type J-K Negative Edge Triggered Flip-Flop J-K Negative Edge Triggered Flip-Flop J-K Negative Edge Triggered Flip-Flop J-K Negative Edge Triggered Flip-Flop J-K Negative Edge Triggered Flip-Flop
Polarity Inverting/Non-Inverting Inverting/Non-Inverting Inverting/Non-Inverting Inverting/Non-Inverting Inverting/Non-Inverting
Input Type Single-Ended Single-Ended Single-Ended Single-Ended Single-Ended
Output Type Differential Differential Differential Differential Differential
Propagation Delay Time 19 ns 17 ns at 5 V 17 ns at 5 V 17 ns at 5 V 19 ns
High Level Output Current - 6 mA - 7.8 mA - 7.8 mA - 7.8 mA - 6 mA
Low Level Output Current 6 mA 7.8 mA 7.8 mA 7.8 mA 6 mA
Supply Voltage - Max 5.5 V 6 V 6 V 6 V 5.5 V
Minimum Operating Temperature - 40 C - 40 C - 40 C - 40 C - 40 C
Maximum Operating Temperature + 125 C + 125 C + 125 C + 125 C + 125 C
Mounting Style Through Hole SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Package / Case PDIP-16 SOT-403 SOT-38 SOT-338 SOT-338
Function JK Type JK Type JK Type JK Type JK Type
Height 3.2 mm 0.95 mm 3.2 mm 1.8 mm 1.8 mm
Length 19.5 mm 5.1 mm 19.5 mm 6.4 mm 6.4 mm
Number of Channels 2 2 2 2 2
Number of Input Lines 2 2 2 2 2
Number of Output Lines 1 1 1 1 1
Operating Supply Voltage 5 V 5 V 5 V 5 V 5 V
Quiescent Current 4 uA 4 uA 4 uA 4 uA 4 uA
Reset Type Set, Reset Set, Reset Set, Reset Set, Reset Set, Reset
Factory Pack Quantity 1000 2500 1000 1092 2000
Supply Voltage - Min 4.5 V 2 V 2 V 2 V 4.5 V
Width 6.48 mm 4.5 mm 6.48 mm 5.4 mm 5.4 mm
Packaging Tube Cut Tape Tube Tube Cut Tape

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1177  2521  1637  714  2178  24  51  33  15  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号