EEWORLDEEWORLDEEWORLD

Part Number

Search

CY8C4125FNI-S423

Description
ARM Microcontrollers - MCU PSoC 4 S-Series CapSense
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size926KB,43 Pages
ManufacturerCypress Semiconductor
Environmental Compliance
Download Datasheet Parametric View All

CY8C4125FNI-S423 Online Shopping

Suppliers Part Number Price MOQ In stock  
CY8C4125FNI-S423 - - View Buy Now

CY8C4125FNI-S423 Overview

ARM Microcontrollers - MCU PSoC 4 S-Series CapSense

CY8C4125FNI-S423 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
package instructionVFBGA, BGA35,5X7,14
Reach Compliance Codecompliant
ECCN code3A991.A.3
boundary scanNO
Bus compatibilityI2C; IDE; IRDA; LIN; SPI; UART
maximum clock frequency48 MHz
JESD-30 codeR-PBGA-B35
length2.582 mm
Humidity sensitivity level1
Number of I/O lines31
Number of serial I/Os
Number of terminals35
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeVFBGA
Encapsulate equivalent codeBGA35,5X7,14
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE, FINE PITCH
RAM (number of words)2048
Maximum seat height0.482 mm
Maximum slew rate6.85 mA
Maximum supply voltage5.5 V
Minimum supply voltage1.71 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.35 mm
Terminal locationBOTTOM
width2.097 mm
uPs/uCs/peripheral integrated circuit typeMULTIFUNCTION PERIPHERAL
Base Number Matches1
Programmable System-on-Chip (PSoC )
General Description
PSoC
®
4: PSoC 4100 Family
Datasheet
®
PSoC
®
4 is a scalable and reconfigurable platform architecture for a family of mixed-signal programmable embedded system
controllers with an ARM
®
Cortex™-M0 CPU. It combines programmable and reconfigurable analog and digital blocks with flexible
automatic routing. The PSoC 4100 product family, based on this platform, is a combination of a microcontroller with digital program-
mable logic, high-performance analog-to-digital conversion, opamps with Comparator mode, and standard communication and timing
peripherals. The PSoC 4100 products will be fully upward compatible with members of the PSoC 4 platform for new applications and
design needs. The programmable analog and digital sub-systems allow flexibility and in-field tuning of the design.
Features
32-bit MCU Sub-system
Timing and Pulse-Width Modulation
24-MHz ARM Cortex-M0 CPU with single-cycle multiply
Up to 32 kB of flash with Read Accelerator
Up to 4 kB of SRAM
Four 16-bit timer/counter pulse-width modulator (TCPWM)
blocks
Center-aligned, Edge, and Pseudo-random modes
Comparator-based triggering of Kill signals for motor drive and
other high reliability digital logic applications
Programmable Analog
Two opamps with reconfigurable high-drive external and
high-bandwidth internal drive and Comparator modes and ADC
input buffering capability
12-bit 806 ksps SAR ADC with differential and single-ended
modes and Channel Sequencer with signal averaging
Two current DACs (IDACs) for general-purpose or capacitive
sensing applications on any pin
Two low-power comparators that operate in Deep Sleep
Up to 36 Programmable GPIOs
Any GPIO pin can be CapSense, LCD, analog, or digital
Drive modes, strengths, and slew rates are programmable
Five different packages
48-pin TQFP, 44-pin TQFP, 40-pin QFN, 35-ball WLCSP, and
28-pin SSOP package
35-ball WLCSP package is shipped with I
2
C Bootloader in
Flash
Low Power 1.71-V to 5.5-V operation
20-nA Stop Mode with GPIO pin wakeup
Hibernate and Deep Sleep modes allow wakeup-time versus
power trade-offs
Extended Industrial Temperature Operation
–40 °C to + 105 °C operation
Capacitive Sensing
Cypress CapSense Sigma-Delta (CSD) provides best-in-class
SNR (>5:1) and water tolerance
Cypress supplied software component makes capacitive
sensing design easy
Automatic hardware tuning (SmartSense™)
PSoC Creator Design Environment
Integrated Development Environment provides schematic
design entry and build (with analog and digital automatic
routing)
Applications Programming Interface (API Component) for all
fixed-function and programmable peripherals
Segment LCD Drive
Industry Standard Tool Compatibility
LCD drive supported on all pins (common or segment)
Operates in Deep Sleep mode with 4 bits per pin memory
After schematic entry, development can be done with
ARM-based industry-standard development tools
Serial Communication
Two independent run-time reconfigurable serial communi-
cation blocks (SCBs) with reconfigurable I
2
C, SPI, or UART
functionality
Cypress Semiconductor Corporation
Document Number: 001-87220 Rev. *J
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 10, 2017

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1581  993  1307  2507  1723  32  20  27  51  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号