EEWORLDEEWORLDEEWORLD

Part Number

Search

GS832272

Description
512K X 72 CACHE SRAM, 6.5 ns, PBGA209
Categorystorage   
File Size821KB,41 Pages
ManufacturerETC
Download Datasheet Parametric View All

GS832272 Overview

512K X 72 CACHE SRAM, 6.5 ns, PBGA209

GS832272 Parametric

Parameter NameAttribute value
maximum clock frequency250 MHz
Number of functions1
Number of terminals209
Minimum operating temperature-40 Cel
Maximum operating temperature85 Cel
Rated supply voltage2.5 V
Minimum supply/operating voltage2.3 V
Maximum supply/operating voltage2.7 V
Processing package description14 X 22 MM, 1 MM PITCH, BGA-209
each_compliYes
stateNRFND
sub_categorySRAMs
ccess_time_max6.5 ns
i_o_typeCOMMON
jesd_30_codeR-PBGA-B209
storage density3.77E7 bi
Memory IC typeCACHE SRAM
memory width72
moisture_sensitivity_levelNOT SPECIFIED
Number of digits524288 words
Number of digits512K
operating modeSYNCHRONOUS
organize512KX72
Output characteristics3-STATE
Packaging MaterialsPLASTIC/EPOXY
ckage_codeLBGA
ckage_equivalence_codeBGA209,11X19,40
packaging shapeRECTANGULAR
Package SizeGRID ARRAY, LOW PROFILE
serial parallelPARALLEL
eak_reflow_temperature__cel_NOT SPECIFIED
wer_supplies__v_2.5/3.3
qualification_statusCOMMERCIAL
seated_height_max1.7 mm
standby_current_max0.0800 Am
standby_voltage_mi2.38 V
Maximum supply voltage0.4000 Am
surface mountYES
CraftsmanshipCMOS
Temperature levelINDUSTRIAL
terminal coatingNOT SPECIFIED
Terminal formBALL
Terminal spacing1 mm
Terminal locationBOTTOM
ime_peak_reflow_temperature_max__s_NOT SPECIFIED
length22 mm
width14 mm
dditional_featureFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
Preliminary
GS832218(B/E)/GS832236(B/E)/GS832272(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
2M x 18, 1M x 36, 512K x 72
36Mb S/DCD Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V +10%/–10% core power supply
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS832218/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS832218/36/72 operates on a 2.5 V or 3.3 V power supply.
All input are 3.3 V and 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 3.3 V and 2.5 V compatible.
Applications
The GS832218/36/72 is a
37,748,736
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Functional Description
Parameter Synopsis
-250
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.5
3.0
4.0
285
350
440
6.5
6.5
205
235
315
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
265
320
410
7.0
7.0
195
225
295
3.0
3.0
5.0
245
295
370
7.5
7.5
185
210
265
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
4.0
4.0
7.5
185
215
265
8.5
8.5
155
175
230
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.06 9/2004
1/41
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1743  221  1247  429  635  36  5  26  9  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号