EEWORLDEEWORLDEEWORLD

Part Number

Search

74AHCT74PW112

Description
MOSFET 30V P-Channel PowerTrench MOSFET
Categorysemiconductor    logic   
File Size753KB,19 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric View All

74AHCT74PW112 Online Shopping

Suppliers Part Number Price MOQ In stock  
74AHCT74PW112 - - View Buy Now

74AHCT74PW112 Overview

MOSFET 30V P-Channel PowerTrench MOSFET

74AHCT74PW112 Parametric

Parameter NameAttribute value
Product CategoryFlip Flops
ManufacturerNXP
RoHSDetails
Number of Circuits2
Logic FamilyAHCT
Logic TypeD-Type Edge Triggered Flip-Flop
PolarityInverting/Non-Inverting
Input TypeSingle-Ended
Output TypeDifferential
Propagation Delay Time3.3 ns
High Level Output Current- 8 mA
Low Level Output Current8 mA
Supply Voltage - Max5.5 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
Mounting StyleSMD/SMT
Package / CaseSOT-402
PackagingTube
FunctionD-Type
Height0.95 mm
Length5.1 mm
Number of Channels2
Number of Input Lines1
Number of Output Lines1
Operating Supply Voltage5 V
Quiescent Current2 uA
Reset TypeSet, Reset
Factory Pack Quantity2400
Supply Voltage - Min4.5 V
Width4.5 mm
Unit Weight0.007549 oz
74AHC74; 74AHCT74
Dual D-type flip-flop with set and reset; positive-edge trigger
Rev. 7 — 21 April 2015
Product data sheet
1. General description
The 74AHC74; 74AHCT74 is a high-speed Si-gate CMOS device and is pin compatible
with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC74; 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual
data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD). It also has
complementary outputs (Q and Q).
The set and reset are asynchronous active LOW inputs that operate independent of the
clock input. Information on the data input is transferred to the Q output on the LOW to
HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to
the LOW to HIGH clock transition for predictable operation.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock
rise and fall times.
2. Features and benefits
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Input levels:
For 74AHC74: CMOS level
For 74AHCT74: TTL level
ESD protection:
HBM EIA/JESD22-A114E exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V
CDM EIA/JESD22-C101C exceeds 1000 V
Multiple package options
Specified from
40 C
to +85
C
and from
40 C
to +125
C

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1618  2528  2197  734  1273  33  51  45  15  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号