EEWORLDEEWORLDEEWORLD

Part Number

Search

72825LB15PFI8

Description
FIFO 1K x 18 DualSync FIFO, 5.0V
Categorystorage   
File Size271KB,26 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

72825LB15PFI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
72825LB15PFI8 - - View Buy Now

72825LB15PFI8 Overview

FIFO 1K x 18 DualSync FIFO, 5.0V

72825LB15PFI8 Parametric

Parameter NameAttribute value
Product CategoryFIFO
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSNo
Package / CaseTQFP-128
PackagingReel
Height1.4 mm
Length20 mm
Moisture SensitiveYes
Factory Pack Quantity1000
Width14 mm
CMOS DUAL SyncFIFO™
DUAL 256 x 18
DUAL 512 x 18
DUAL 1,024 x 18
DUAL 4,096 x 18
IDT72805LB
IDT72815LB
IDT72825LB
IDT72845LB
FEATURES:
The IDT72805LB is equivalent to two IDT72205LB 256 x 18 FIFOs
The IDT72815LB is equivalent to two IDT72215LB 512 x 18 FIFOs
The IDT72825LB is equivalent to two IDT72225LB 1,024 x 18 FIFOs
The IDT72845LB is equivalent to two IDT72245LB 4,096 x 18 FIFOs
Offers optimal combination of large capacity (8K), high speed,
design flexibility, and small footprint
Ideal for the following applications:
- Network switching
- Two level prioritization of parallel data
- Bidirectional data transfer
- Bus-matching between 18-bit and 36-bit data paths
- Width expansion to 36-bit per package
- Depth expansion to 8,192 words per package
10ns read/write cycle time, 6.5ns access time
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full Flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output Enable puts output data bus in high-impedance state
High-performance submicron CMOS technology
Available in the 128-pin Thin Quad Flatpack (TQFP). Also
available for the IDT72805LB/72815LB/72825LB, in the 121-lead,
16 x 16 mm plastic Ball Grid Array (PBGA)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
The IDT72805LB/72815LB/72825LB/72845LB are dual 18-bit-wide syn-
chronous (clocked) First-in, First-out (FIFO) memories. One dual IDT72805LB/
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
HF A/(WXOA)
F F A/IR
P AEA
A
EF A/
OR
A
WCLKB
L DA PAFA
WENB
WCLKA
WENA
DA
0
-DA
17
DB0-DB17
L DB
INPUT
REGISTER
OFFSET
REGISTER
INPUT
REGISTER
OFFSET
REGISTER
F F B/IRB
P AF B
EF B/ORB
P AEB
HF B/(WXOB)
WRITE
CONTROL
LOGIC
FLAG
LOGIC
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
4,096 x 18
WRITE
CONTROL
LOGIC
FLAG
LOGIC
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
4,096 x 18
WRITE
POINTER
F LA
WXIA
(HF
A)/WXOA
RXIA
RXOA
RSA
READ
POINTER
READ
CONTROL
LOGIC
WRITE
POINTER
READ
POINTER
READ
CONTROL
LOGIC
EXPANSION
LOGIC
OUTPUT
REGISTER
EXPANSION
LOGIC
OUTPUT
REGISTER
RESET
LOGIC
RESET
LOGIC
OEA
QA
0
-QA
17
RCLKA
RENA
RSB
RXOB
RXIB
(HF
B)/WXOB
WXIB
F LB
OEB
QB
0
-QB
17
RCLKB
RENB
3139 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2016 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MAY 2016
DSC-3139/9
This is the first time that the board has been closed after so many years of the epidemic.
We have closed the streets wherever there is an epidemic. This is the first time in three years of epidemic that a blue board has been put up. But it is quite strange. There is an epidemic in a commun...
buildele Talking
Please help, it may be a simple question, how to determine the minimum pulse width required for MSP430 interrupt input
How to determine the minimum pulse width required for MSP430 interrupt input? [color=#000]To identify a valid external interrupt, what is the minimum pulse width required for MSP430 interrupt input? [...
fish001 Microcontroller MCU
Attenuation circuit schematic diagram
The measurement voltage range is 10mv-200v. First, the input signal should be amplified and attenuated. I would like to ask for this schematic diagram. Please help me. I will be very grateful! ! My em...
lanpaipai Analog electronics
Newbie asking for advice: I don't understand the vga display part of this applet, please help~
library IEEE;use IEEE.STD_LOGIC_1164.ALL;use IEEE.Std_logic_arith.all;use IEEE.Std_logic_unsigned.all;-- Uncomment the following library declaration if using-- arithmetic functions with Signed or Unsi...
f99 FPGA/CPLD
How to check the program running time in MSP432 debug?
As the title says, how can I check the program running cycle in MSP432 debug? Under run -> clock, the enable of 432 is grayed out and cannot be clicked. Is it because I have not set it up correctly? I...
luoxin Microcontroller MCU
The Year of the Rabbit is coming soon.
The Year of the Rabbit is coming soon, the Year of the Rabbit. I just checked the definition of the Year of the Rabbit online. I am a little skeptical and curious. Haha, everyone, please tell me about...
姚yolanda Talking

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2470  2270  448  1154  1564  50  46  10  24  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号