EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT5V995PFI

Description
5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44
Categorysemiconductor    logic   
File Size109KB,10 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

IDT5V995PFI Overview

5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44

IDT5V995PFI Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals44
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionTQFP-44
stateEOL/LIFEBUY
packaging shapeSQUARE
Package SizeFLATPACK, low PROFILE
surface mountYes
Terminal formGULL WING
Terminal spacing0.8000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelINDUSTRIAL
series5V
Enter conditionsstandard
Logic IC typePhase locked loop clock driver
Number of inverted outputs0.0
Real output number8
Maximum same-side bending0.5000 ns
Max-Min frequency200 MHz
IDT5V995
3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK II
INDUSTRIAL TEMPERATURE RANGE
3.3V PROGRAMMABLE
SKEW PLL CLOCK DRIVER
TURBOCLOCK™ II
FEATURES:
Ref input is 5V tolerant
4 pairs of programmable skew outputs
Low skew: 185ps same pair, 250ps all outputs
Selectable positive or negative edge synchronization:
Excellent for DSP applications
Synchronous output enable
Input frequency: 2MHz to 200MHz
Output frequency: 6MHz to 200MHz
3-level inputs for skew and PLL range control
3-level inputs for feedback divide selection multiply / divide
ratios of (1-6, 8, 10, 12) / (2, 4)
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <100ps cycle-to-cycle
Power-down mode
Lock indicator
Available in TQFP package
IDT5V995
DESCRIPTION:
The IDT5V995 is a high fanout 3.3V PLL based clock driver intended for
high performance computing and data-communications applications. A key
feature of the programmable skew is the ability of outputs to lead or lag the
REF input signal. The IDT5V995 has eight programmable skew outputs in
four banks of 2. Skew is controlled by 3-level input signals that may be hard-
wired to appropriate HIGH-MID-LOW levels.
The feedback input allows divide-by-functionality from 1 to 12 through the
use of the DS[1:0] inputs. This provides the user with frequency
multiplication from 1 to 12 without using divided outputs for feedback.
When the
sOE
pin is held low, all the outputs are synchronously enabled.
However, if
sOE
is held high, all the outputs except 2Q0 and 2Q1 are
synchronously disabled. The LOCK output asserts to indicate when Phase
Lock has been achieved.
Furthermore, when PE is held high, all the outputs are synchronized with
the positive edge of the REF clock input. When PE is held low, all the outputs
are synchronized with the negative edge of REF. The IDT5V995 has
LVTTL outputs with 12mA balanced drive outputs.
FUNCTIONAL BLOCK DIAGRAM
PE
PD
sO E
TEST
FS
LO CK
REF
FB
3
DS1:0
3
1F1:0
/N
3
3
PLL
3
Skew
Select
1Q
0
1Q
1
3
3
2F1:0
3
Skew
Select
2Q
0
2Q
1
3
3F1:0
3
Skew
Select
3Q
0
3Q
1
3
4F1:0
3
Skew
Select
4Q
0
4Q
1
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
2004
Integrated Device Technology, Inc.
February 20, 2009
DSC 5851/8

IDT5V995PFI Related Products

IDT5V995PFI IDT5V995PFGI IDT5V995
Description 5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44 5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44 5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44
Number of functions 1 1 1
Number of terminals 44 44 44
Maximum operating temperature 85 Cel 85 Cel 85 Cel
Minimum operating temperature -40 Cel -40 Cel -40 Cel
Maximum supply/operating voltage 3.6 V 3.6 V 3.6 V
Minimum supply/operating voltage 3 V 3 V 3 V
Rated supply voltage 3.3 V 3.3 V 3.3 V
Processing package description TQFP-44 Lead FREE, TQFP-44 Lead FREE, TQFP-44
state EOL/LIFEBUY EOL/LIFEBUY EOL/LIFEBUY
packaging shape SQUARE SQUARE SQUARE
Package Size FLATPACK, low PROFILE FLATPACK, low PROFILE FLATPACK, low PROFILE
surface mount Yes Yes Yes
Terminal form GULL WING GULL WING GULL WING
Terminal spacing 0.8000 mm 0.8000 mm 0.8000 mm
terminal coating tin lead MATTE Tin MATTE Tin
Terminal location Four Four Four
Packaging Materials Plastic/Epoxy Plastic/Epoxy Plastic/Epoxy
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL
series 5V 5V 5V
Enter conditions standard standard standard
Logic IC type Phase locked loop clock driver Phase locked loop clock driver Phase locked loop clock driver
Number of inverted outputs 0.0 0.0 0.0
Real output number 8 8 8
Maximum same-side bending 0.5000 ns 0.5000 ns 0.5000 ns
Max-Min frequency 200 MHz 200 MHz 200 MHz
Lead-free - Yes Yes
EU RoHS regulations - Yes Yes

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 952  1381  2082  2711  738  20  28  42  55  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号