EEWORLDEEWORLDEEWORLD

Part Number

Search

NB3N2302DR2G

Description
Clock Buffer FREQ MULTIPLIER AND ZDB
Categorylogic    logic   
File Size131KB,7 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Download Datasheet Parametric View All

NB3N2302DR2G Online Shopping

Suppliers Part Number Price MOQ In stock  
NB3N2302DR2G - - View Buy Now

NB3N2302DR2G Overview

Clock Buffer FREQ MULTIPLIER AND ZDB

NB3N2302DR2G Parametric

Parameter NameAttribute value
Brand NameON Semiconductor
Is it lead-free?Lead free
MakerON Semiconductor
Parts packaging codeSOIC
package instructionSOP, SOP8,.25
Contacts8
Manufacturer packaging code751-07
Reach Compliance Codecompliant
Factory Lead Time1 week
series3N
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G8
JESD-609 codee3
length4.9 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.012 A
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals8
Actual output times2
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3/5 V
Prop。Delay @ Nom-Sup0.35 ns
propagation delay (tpd)0.35 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width3.9 mm
minfmax133 MHz
NB3N2302
3.3V / 5V 5MHz to 133MHz
Frequency Multiplier and
Zero Delay Buffer
Description
The NB3N2302 is a versatile Zero Delay Buffer that operates from
5 MHz to 133 MHz with a 3.3 V or 5 V power supply. It accepts a
reference input and drives a
B1
and a
B2
clock output. The
NB3N2302 has an on−chip PLL which locks to the input reference
clock presented on the REF_IN pin. The PLL feedback is required to
be driven to the FBIN pin and can be obtained by connecting either the
OUT1 or OUT2 pin to the FBIN pin.
The Function Select inputs control the various multiplier output
frequency combinations as shown in Table 1.
Features
http://onsemi.com
MARKING DIAGRAM
8
1
SOIC−8
D SUFFIX
CASE 751
2302
A
L
Y
W
G
8
3N2302
ALYWG
G
1
Output Frequency Range: 5 MHz to 133 MHz
Two LVTTL/LVCMOS Outputs
65 ps Typical Jitter OUT2
115 ps Typical Jitter OUT1
25 ps Typical Output−to−Output Skew
Operating Voltage Range: V
DD
= 3.3 V
$5%
or 5 V
$10%
Clock Multiplication of the Reference Input Frequency, See Table 1
for Options
Packaged in 8−Pin SOIC
−40°C
to +85°C Ambient Operating Temperature Range
Ideal for PCI−X and Networking Clocks
These are Pb−Free Devices
= Specific Device Code
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 6 of this data sheet.
External feedback connection
to OUT1 or OUT2, not both
FBIN
FS0
FS1
Select Input
Decoding
OUT1
REF_IN
PLL
÷2
OUT2
Figure 1. Simplified Logic Diagram
©
Semiconductor Components Industries, LLC, 2011
October, 2011
Rev. 1
1
Publication Order Number:
NB3N2302/D

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 781  1751  1442  1690  2502  16  36  30  35  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号