EEWORLDEEWORLDEEWORLD

Part Number

Search

873996AYLFT

Description
Clock Generators u0026 Support Products 6 LVPECL OUT MUX
Categorysemiconductor    Analog mixed-signal IC   
File Size338KB,21 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

873996AYLFT Online Shopping

Suppliers Part Number Price MOQ In stock  
873996AYLFT - - View Buy Now

873996AYLFT Overview

Clock Generators u0026 Support Products 6 LVPECL OUT MUX

873996AYLFT Parametric

Parameter NameAttribute value
Product CategoryClock Generators & Support Products
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSDetails
Package / CasePTQFP-48
PackagingReel
Height1 mm
Length7 mm
Moisture SensitiveYes
Factory Pack Quantity1000
Width7 mm
Differential-to-3.3V LVPECL
Zero Delay/Multiplier/Divider
G
ENERAL
D
ESCRIPTION
The 873996 is a Zero Delay/Multiplier/Divider with hitless input clock
switching capability and a member of the family of low jitter/phase
noise devices from IDT. The 873996 is ideal for use in redundant,
fault tolerant clock trees where low phase noise and low jitter are
critical. The device receives two differential LVPECL clock signals
from which it generates 6 LVPECL clock outputs with “zero” delay.
The output divider and feedback divider selections also allow for
frequency multiplication or division.
The 873996 Dynamic Clock Switch (DCS) circuit continuously
monitors both input clock signals. Upon detection of a failure (input
clock stuck LOW or HIGH for at least 1 period), INP_BAD for that
clock will be set HIGH. If that clock is the primary clock, the DCS will
switch to the good secondary clock and phase/frequency alignment
will occur with minimal output phase disturbance.
The low jitter characteristics combined with input clock monitor-ing
and automatic switching from bad to good input clocks make the
873996 an ideal choice for mission critical applications that utilize
1G or 10G Ethernet or 1G/4G/10G Fibre Channel.
873996
DATA SHEET
F
EATURES
Six differential 3.3V LVPECL outputs
Selectable differential clock inputs
CLKx, nCLKx pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Input clock frequency range: 49MHz to 213.33MHz
Output clock frequency range: 49MHz to 640MHz
VCO range: 490MHz to 640MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Output skew: 100ps (maximum)
RMS phase jitter (1.875MHz - 20MHz): 0.6ps (typical) assum-
ing a low phase noise reference clock input
3.3V supply voltage
0°C to 70°C ambient operating temperature
Available in lead-free (RoHS 6) package
B
LOCK
D
IAGRAM
P
IN
A
SSIGNMENT
873996 REVISION A 11/10/15
1
©2015 Integrated Device Technology, Inc.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1058  222  1755  2171  482  22  5  36  44  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号