EEWORLDEEWORLDEEWORLD

Part Number

Search

EPF10K100ABI600-2

Description
FPGA - Field Programmable Gate Array FPGA - Flex 10K 624 LABs 406 IOs
CategoryProgrammable logic devices    Programmable logic   
File Size660KB,129 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EPF10K100ABI600-2 Online Shopping

Suppliers Part Number Price MOQ In stock  
EPF10K100ABI600-2 - - View Buy Now

EPF10K100ABI600-2 Overview

FPGA - Field Programmable Gate Array FPGA - Flex 10K 624 LABs 406 IOs

EPF10K100ABI600-2 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerAltera (Intel)
Parts packaging codeBGA
package instructionBGA-600
Contacts600
Reach Compliance Codenot_compliant
ECCN code3A991
JESD-30 codeS-PBGA-B600
JESD-609 codee0
length45 mm
Humidity sensitivity level3
Dedicated input times4
Number of I/O lines406
Number of entries406
Number of logical units4992
Output times406
Number of terminals600
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize4 DEDICATED INPUTS, 406 I/O
Output functionREGISTERED
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA600,35X35,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)220
power supply2.5/3.3,3.3 V
Programmable logic typeLOADABLE PLD
propagation delay0.7 ns
Certification statusNot Qualified
Maximum seat height1.93 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width45 mm
Base Number Matches1
Includes
FLEX 10KA
FLEX 10K
Embedded Programmable
Logic Device Family
Data Sheet
®
January 2003, ver. 4.2
Features...
The industry’s first embedded programmable logic device (PLD)
family, providing System-on-a-Programmable-Chip (SOPC)
integration
Embedded array for implementing megafunctions, such as
efficient memory and specialized logic functions
Logic array for general logic functions
High density
10,000 to 250,000 typical gates (see
Tables 1
and
2)
Up to 40,960 RAM bits; 2,048 bits per embedded array block
(EAB), all of which can be used without reducing logic capacity
System-level features
MultiVolt
TM
I/O interface support
5.0-V tolerant input pins in FLEX
®
10KA devices
Low power consumption (typical specification less than 0.5 mA
in standby mode for most devices)
FLEX 10K and FLEX 10KA devices support peripheral
component interconnect Special Interest Group (PCI SIG)
PCI
Local Bus Specification, Revision 2.2
FLEX 10KA devices include pull-up clamping diode, selectable
on a pin-by-pin basis for 3.3-V PCI compliance
Select FLEX 10KA devices support 5.0-V PCI buses with eight or
fewer loads
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming any device logic
Table 1. FLEX 10K Device Features
Feature
Typical gates (logic and RAM)
(1)
Maximum system gates
Logic elements (LEs)
Logic array blocks (LABs)
Embedded array blocks (EABs)
Total RAM bits
Maximum user I/O pins
EPF10K10
EPF10K10A
10,000
31,000
576
72
3
6,144
150
EPF10K20
20,000
63,000
1,152
144
6
12,288
189
EPF10K30
EPF10K30A
30,000
69,000
1,728
216
6
12,288
246
EPF10K40
40,000
93,000
2,304
288
8
16,384
189
EPF10K50
EPF10K50V
50,000
116,000
2,880
360
10
20,480
310
Altera Corporation
DS-F10K-4.2
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1388  878  964  2798  2475  28  18  20  57  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号