EEWORLDEEWORLDEEWORLD

Part Number

Search

MH8D64AKQC-10

Description
536,870,912-BIT (8,388,608-WORD BY 64-BIT) Double Data Rate Synchronous DRAM Module
Categorystorage    storage   
File Size344KB,40 Pages
ManufacturerMitsubishi
Websitehttp://www.mitsubishielectric.com/semiconductors/
Download Datasheet Parametric Compare View All

MH8D64AKQC-10 Overview

536,870,912-BIT (8,388,608-WORD BY 64-BIT) Double Data Rate Synchronous DRAM Module

MH8D64AKQC-10 Parametric

Parameter NameAttribute value
MakerMitsubishi
Parts packaging codeMODULE
package instructionDIMM, DIMM200
Contacts200
Reach Compliance Codeunknow
ECCN codeEAR99
access modeSINGLE BANK PAGE BURST
Maximum access time0.8 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)125 MHz
I/O typeCOMMON
JESD-30 codeR-XDMA-N200
memory density536870912 bi
Memory IC TypeDDR DRAM MODULE
memory width64
Number of functions1
Number of ports1
Number of terminals200
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize8MX64
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeDIMM
Encapsulate equivalent codeDIMM200
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
power supply2.5 V
Certification statusNot Qualified
refresh cycle4096
self refreshYES
Maximum standby current0.08 A
Maximum slew rate0.8 mA
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationDUAL
Preliminary Spec.
Some contents are subject to change without notice.
MITSUBISHI LSIs
MH8D64AKQC-75,-10
536,870,912-BIT (8,388,608-WORD BY 64-BIT) Double Data Rate Synchronous DRAM Module
-
Utilizes industry standard 8M X 16 DDR Synchronous DRAMs
in TSOP package , industry standard EEPROM(SPD) in
TSSOP package
-
200pin SO-DIMM
-
Vdd=Vddq=2.5v ±0.2V
DESCRIPTION
The MH8D64AKQC is 8388608 - word x 64-bit Double
Data Rate(DDR) Sy nchronous DRAM mounted module.
This consists of 4 industry standard 8M x 16 DDR
Sy nchronous DRAMs in TSOP with SSTL_2 interf ace which
achiev es v ery high speed data rate up to 133MHz.
This socket-ty pe memory m odule is suitable f or main
memory in computer systems and easy to interchange or
add modules.
- Double data rate architecture; two data transf ers per
clock cy c le
- Bidirectional, data strobe (DQS) is transmitted/receiv ed
with data
- Dif f erential clock inputs (CLK and /CLK)
-
DLL aligns DQ and DQS transitions with CLK transition edges of DQS
FEATURES
Max.
Frequency
CLK
Access Time
[component level]
Type name
MH8D64AKQC-75
MH8D64AKQC-10
133MHz
100MHz
+ 0.75ns
+ 0.8ns
- Commands entered on each positiv e CLK edge
- Data and data mask ref erenced to both edges of DQS
- 4bank operation concontrolled by BA0,BA1(Bank Address
,discrete)
- /CAS latency - 2.0/2.5 (programmable)
- Burst length- 2/4/8 (programmable)
- Burst Ty pe - sequential/interleav e(programmable)
- Auto precharge / All bank precharge controlled by A10
- 4096 ref resh cy c les /64ms
- Auto ref resh and Self ref resh
- Row address A0-11 / Column address A0-8
- SSTL_2 Interf ace
- Module 1bank Conf igration
APPLICATION
Main memory unit for Note PC, Mobile etc.
PCB Outline
(Front)
(Back)
1
2
199
200
MIT-DS-0419-0.1
MITSUBISHI
ELECTRIC
17.May.2001
1

MH8D64AKQC-10 Related Products

MH8D64AKQC-10 MH8D64AKQC-75
Description 536,870,912-BIT (8,388,608-WORD BY 64-BIT) Double Data Rate Synchronous DRAM Module 536,870,912-BIT (8,388,608-WORD BY 64-BIT) Double Data Rate Synchronous DRAM Module
Parts packaging code MODULE MODULE
package instruction DIMM, DIMM200 DIMM, DIMM200
Contacts 200 200
Reach Compliance Code unknow unknow
ECCN code EAR99 EAR99
access mode SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST
Maximum access time 0.8 ns 0.75 ns
Other features AUTO/SELF REFRESH AUTO/SELF REFRESH
Maximum clock frequency (fCLK) 125 MHz 133 MHz
I/O type COMMON COMMON
JESD-30 code R-XDMA-N200 R-XDMA-N200
memory density 536870912 bi 536870912 bi
Memory IC Type DDR DRAM MODULE DDR DRAM MODULE
memory width 64 64
Number of functions 1 1
Number of ports 1 1
Number of terminals 200 200
word count 8388608 words 8388608 words
character code 8000000 8000000
Operating mode SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C
organize 8MX64 8MX64
Output characteristics 3-STATE 3-STATE
Package body material UNSPECIFIED UNSPECIFIED
encapsulated code DIMM DIMM
Encapsulate equivalent code DIMM200 DIMM200
Package shape RECTANGULAR RECTANGULAR
Package form MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY
power supply 2.5 V 2.5 V
Certification status Not Qualified Not Qualified
refresh cycle 4096 4096
self refresh YES YES
Maximum standby current 0.08 A 0.08 A
Maximum slew rate 0.8 mA 0.84 mA
Maximum supply voltage (Vsup) 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount NO NO
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal form NO LEAD NO LEAD
Terminal pitch 1.27 mm 1.27 mm
Terminal location DUAL DUAL

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2230  2120  631  1789  419  45  43  13  37  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号