EEWORLDEEWORLDEEWORLD

Part Number

Search

SY89876LMG-TR

Description
Clock Multiplexer 2-OUT 1-IN 1:2 16-Pin QFN EP T/R
File Size165KB,10 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Environmental Compliance
Download Datasheet Parametric Compare View All

SY89876LMG-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
SY89876LMG-TR - - View Buy Now

SY89876LMG-TR Overview

Clock Multiplexer 2-OUT 1-IN 1:2 16-Pin QFN EP T/R

SY89876LMG-TR Parametric

Parameter NameAttribute value
EU restricts the use of certain hazardous substancesCompliant
ECCN (US)EAR99
Part StatusActive
HTS8542.39.00.01
TypeClock Multiplexer
Fanout1:2
Number of Outputs per Chip2
Maximum Input Frequency (MHz)2500(Typ)
Maximum Propagation Delay Time @ Maximum CL (ns)0.87@2.97V to 3.63V
Absolute Propagation Delay Time (ns)0.87
Input Logic LevelCML|HSTL|LVDS|LVPECL
Output Logic LevelLVDS
Minimum Operating Supply Voltage (V)3
Typical Operating Supply Voltage (V)3.3
Maximum Operating Supply Voltage (V)3.6
Maximum Quiescent Current (mA)100
Minimum Operating Temperature (°C)-40
Maximum Operating Temperature (°C)85
Supplier Temperature GradeIndustrial
PackagingTape and Reel
Pin Count16
Standard Package NameQFN
Supplier PackageQFN EP
MountingSurface Mount
Package Height0.85(Max)
Package Length3
Package Width3
PCB changed16
Lead ShapeNo Lead
Micrel, Inc.
3.3V, 2.0GHz ANY DIFFERENTIAL IN-TO-LVDS
SY89876L
Precision Edge
®
PROGRAMMABLE CLOCK DIVIDER AND
1:2 FANOUT BUFFER W/ INTERNAL TERMINATION
SY89876L
Precision Edge
®
FEATURES
Integrated programmable clock divider and 1:2
fanout buffer
Guaranteed AC performance over temperature and
voltage:
• >2.0GHz f
MAX
• <190ps t
r
/ t
f
• <15ps within device skew
Low jitter design:
• <10ps
PP
total jitter
• <1ps
RMS
cycle-to-cycle jitter
Unique input termination and VT Pin for DC- and AC-
coupled inputs; CML, PECL, LVDS and HSTL
LVDS-compatible outputs
TTL/CMOS inputs for select and reset
Parallel programming capability
Programmable divider ratios of 1, 2, 4, 8 and 16
Low voltage operation 3.3V
Output disable function
–40°C to 85°C industrial temperature range
Available in 16-pin (3mm x 3mm) MLF
®
package
DESCRIPTION
This low-skew, low-jitter device is capable of accepting a
high-speed (e.g., 622MHz or higher) CML, LVPECL, LVDS
or HSTL clock input signal and dividing down the frequency
using a programmable divider ratio to create a lower speed
version of the input clock. Available divider ratios are 2, 4, 8
and 16, or straight pass-through.
The differential input buffer has a unique internal
termination design that allows access to the termination
network through a VT pin. This feature allows the device to
easily interface to different logic standards. A V
REF-AC
reference is included for AC-coupled applications.
The /RESET input asynchronously resets the divider. In
the pass-through function (divide by 1) the /RESET
synchronously enables or disables the outputs on the next
falling edge of IN (rising edge of /IN).
TYPICAL PERFORMANCE
APPLICATIONS
SONET/SDH line cards
Transponders
High-end, multiprocessor servers
OC-12 to OC-3
Translator/Divider
FUNCTIONAL BLOCK DIAGRAM
S2
(TTL/CMOS)
CML/LVPECL/LVDS
622MHz
Clock In
Divide-by-4
LVDS
155.5MHz
Clock Out
/RESET
(TTL/CMOS)
Enable
FF
Enable
MUX
MUX
622MHz In
IN
Q0
/Q0
IN
50Ω
V
T
50Ω
/IN
S1
(TTL/CMOS)
S0
(TTL/CMOS)
V
REF_AC
Divided
by
2, 4, 8
or 16
Q1
/Q1
/IN
Q0
155.5MHz Out
Decoder
/Q0
United States Patent No. RE44,134
Precision Edge is a registered trademark of Micrel, Inc.
MicroLeadFrame
and MLF are registered trademarks of Amkor Technology, Inc.
M9999-082407
hbwhelp@micrel.com or (408) 955-1690
Rev.: E
Amendment: /0
1
Issue Date: August 2007

SY89876LMG-TR Related Products

SY89876LMG-TR SY89876LMG
Description Clock Multiplexer 2-OUT 1-IN 1:2 16-Pin QFN EP T/R Clock Multiplexer 2-OUT 1-IN 1:2 16-Pin QFN EP Tube
EU restricts the use of certain hazardous substances Compliant Compliant
ECCN (US) EAR99 EAR99
Part Status Active Active
HTS 8542.39.00.01 8542.39.00.01
Type Clock Multiplexer Clock Multiplexer
Fanout 1:2 1:2
Number of Outputs per Chip 2 2
Maximum Input Frequency (MHz) 2500(Typ) 2500(Typ)
Maximum Propagation Delay Time @ Maximum CL (ns) 0.87@2.97V to 3.63V 0.87@2.97V to 3.63V
Absolute Propagation Delay Time (ns) 0.87 0.87
Input Logic Level CML|HSTL|LVDS|LVPECL CML|HSTL|LVDS|LVPECL
Output Logic Level LVDS LVDS
Minimum Operating Supply Voltage (V) 3 3
Typical Operating Supply Voltage (V) 3.3 3.3
Maximum Operating Supply Voltage (V) 3.6 3.6
Maximum Quiescent Current (mA) 100 100
Minimum Operating Temperature (°C) -40 -40
Maximum Operating Temperature (°C) 85 85
Supplier Temperature Grade Industrial Industrial
Packaging Tape and Reel Tube
Pin Count 16 16
Standard Package Name QFN QFN
Supplier Package QFN EP QFN EP
Mounting Surface Mount Surface Mount
Package Height 0.85(Max) 0.85(Max)
Package Length 3 3
Package Width 3 3
PCB changed 16 16
Lead Shape No Lead No Lead

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2301  975  1885  1761  2062  47  20  38  36  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号