EEWORLDEEWORLDEEWORLD

Part Number

Search

571MLF

Description
Crimpers PCRIMP HN 28-16 AWG
Categorysemiconductor    Analog mixed-signal IC   
File Size137KB,7 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

571MLF Online Shopping

Suppliers Part Number Price MOQ In stock  
571MLF - - View Buy Now

571MLF Overview

Crimpers PCRIMP HN 28-16 AWG

571MLF Parametric

Parameter NameAttribute value
Product CategoryClock Buffer
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSDetails
Number of Outputs2 Output
Maximum Input Frequency160 MHz
Supply Voltage - Max5.5 V
Supply Voltage - Min3 V
Maximum Operating Temperature+ 70 C
Minimum Operating Temperature0 C
Mounting StyleSMD/SMT
Package / CaseSOIC-8
PackagingTube
Duty Cycle - Max55 %
Height1.5 mm
Input TypeLVCMOS
Length4.9 mm
Max Output Freq160 MHz
Operating Supply Current34 mA
Output TypeLVCMOS
Factory Pack Quantity97
Width3.9 mm
Unit Weight0.019048 oz
DATASHEET
LOW PHASE NOISE ZERO DELAY BUFFER
Description
The ICS571 is a high speed, high output drive, low phase
noise Zero Delay Buffer (ZDB) which integrates IDT’s
proprietary analog/digital Phase Locked Loop (PLL)
techniques. IDT introduced the world standard for these
devices in 1992 with the debut of the AV9170, and updated
that with the ICS570. The ICS571, part of IDT’s
ClockBlocks™ family, was designed to operate at higher
frequencies, with faster rise and fall times, and with lower
phase noise. The zero delay feature means that the rising
edge of the input clock aligns with the rising edges of both
outputs, giving the appearance of no delay through the
device. There are two outputs on the chip, one being a
low-skew divide by two of the other.
The chip is ideal for synchronizing outputs in a large variety
of systems, from personal computers to data
communications to video. By allowing offchip feedback
paths, the ICS571 can eliminate the delay through other
devices. The use of dividers in the feedback path will enable
the part to multiply by more than two.
ICS571
Features
Packaged in 8-pin SOIC (Pb free)
Can function as low phase noise x2 multiplier
Low skew outputs. One is ÷2 of other
Input clock frequency up to 160 MHz at 3.3 V
Phase noise of better than -100 dBc/Hz from 1 kHz to 1
MHz offset from carrier
Can recover poor input clock duty cycle
Output clock duty cycle of 45/55 at 3.3 V
High drive strength for >100 MHz outputs
Full CMOS clock swings with 25 mA drive capability at
TTL levels
Advanced, low power CMOS process
Operating voltages of 3.0 to 5.5 V
Block Diagram
IDT™ / ICS™
LOW PHASE NOISE ZERO DELAY BUFFER
1
ICS571
REV H 051310

571MLF Related Products

571MLF 571MLFT
Description Crimpers PCRIMP HN 28-16 AWG Clock Buffer LOW PHASE NOISE ZERO DELAY BUFFER
Product Category Clock Buffer Clock Buffer
Manufacturer IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.)
RoHS Details Details
Mounting Style SMD/SMT SMD/SMT
Package / Case SOIC-8 SOIC-8
Packaging Tube Reel
Height 1.5 mm 1.5 mm
Length 4.9 mm 4.9 mm
Factory Pack Quantity 97 3000
Width 3.9 mm 3.9 mm
Unit Weight 0.019048 oz 0.019048 oz

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2752  2306  1257  2688  988  56  47  26  55  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号