EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9084702MRA

Description
Fast Page DRAM, 1MX4, 100ns, CMOS, CDIP20, DIP-20
Categorystorage    storage   
File Size809KB,21 Pages
ManufacturerMicross
Websitehttps://www.micross.com
Download Datasheet Parametric View All

5962-9084702MRA Overview

Fast Page DRAM, 1MX4, 100ns, CMOS, CDIP20, DIP-20

5962-9084702MRA Parametric

Parameter NameAttribute value
MakerMicross
Parts packaging codeDIP
package instructionDIP, DIP20,.3
Contacts20
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFAST PAGE
Maximum access time100 ns
Other featuresRAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH
I/O typeCOMMON
JESD-30 codeR-CDIP-T20
JESD-609 codee0
memory density4194304 bit
Memory IC TypeFAST PAGE DRAM
memory width4
Number of functions1
Number of ports1
Number of terminals20
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1MX4
Output characteristics3-STATE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Encapsulate equivalent codeDIP20,.3
Package shapeRECTANGULAR
Package formIN-LINE
power supply5 V
Certification statusQualified
refresh cycle1024
Filter levelMIL-STD-883
Maximum seat height5.08 mm
self refreshNO
Maximum standby current0.004 A
Maximum slew rate0.08 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width7.62 mm
Base Number Matches1
DRAM
MT4C4001J
1 MEG x 4 DRAM
Fast Page Mode DRAM
AVAILABLE AS MILITARY
SPECIFICATIONS
• SMD 5962-90847
• MIL-STD-883
DQ1
DQ2
WE\
RAS\
A9
A0
A1
A2
A3
Vcc
1
2
3
4
5
6
7
8
9
10
PIN ASSIGNMENT
(Top View)
20-Pin DIP (C, CN)
FEATURES
• Industry standard x4 pinout, timing, functions, and
packages
• High-performance, CMOS silicon-gate process
• Single +5V±10% power supply
• Low-power, 2.5mW standby; 300mW active, typical
• All inputs, outputs, and clocks are fully TTL and CMOS
compatible
• 1,024-cycle refresh distributed across 16ms
• Refresh modes: RAS\-ONLY, CAS\-BEFORE-RAS\ (CBR),
and HIDDEN
• FAST PAGE MODE access cycle
• CBR with WE\ a HIGH (JEDEC test mode capable via
WCBR)
20
19
18
17
16
15
14
13
12
11
Vss
DQ4
DQ3
CAS\
OE\
A8
A7
A6
A5
A4
20-Pin SOJ (ECJ,ECJA),
20-Pin LCC (ECN), &
20-Pin Gull Wing (ECG)
DQ1
DQ2
WE\
RAS\
A9
1
2
3
4
5
26
25
24
23
22
Vss
DQ4
DQ3
CAS\
OE\
20-Pin DIP (CZ)
OE\
DQ3
Vss
DQ2
RAS\
A0
A2
Vcc
A5
A7
1
3
5
7
9
11
13
15
17
19
2
4
6
CAS\
DQ4
DQ1
A0
A1
A2
A3
Vcc
9
10
11
12
13
18
17
16
15
14
A8
A7
A6
A5
A4
8 WE\
10 A9
12 A1
14 A3
16 A4
18 A6
20 A8
OPTIONS
• Timing
70ns access
80ns access
100ns access
120ns access
MARKING
-7
-8
-10
-12
GENERAL DESCRIPTION
The MT4C4001J is a randomly accessed solid-state memory
containing 4,194,304 bits organized in a x4 configuration. Dur-
• Packages
ing READ or WRITE cycles each bit is uniquely addressed
Ceramic DIP (300 mil)
CN
No. 103
through the 20 address bits which are entered 10 bits (A0-
Ceramic DIP (400 mil)
C
No. 104
A9) at a time. RAS\ is used to latch the
rst 10 bits and CAS\
Ceramic LCC*
ECN
No. 202
the later 10 bits. A READ or WRITE cycle is selected with
Ceramic ZIP
CZ
No. 400
the WE\ input. A logic HIGH on WE\ dictates READ mode
Ceramic SOJ
ECJ
No. 504
while a logic LOW on WE\ dictates WRITE mode. During a
Ceramic SOJ w/ Cu J-lead
ECJA No. 504A
WRITE cycle, data-in (D) is latched by the falling edge of WE\
Ceramic Gull Wing
ECG
No. 600
or CAS\, whichever occurs last. If WE\ goes LOW prior to
CAS\ going LOW, the output pin(s) remain open (High-Z) until
*NOTE:
If solder-dip and lead-attach is desired on LCC pack-
the next CAS\ cycle. If WE\ goes LOW after data reaches the
ages, lead-attach must be done prior to the solder-dip opera-
output pin(s), Qs are activated and retain the selected cell data
tion.
as long as CAS\ remains low (regardless of WE\ or RAS\).
This LATE WE\ pulse results in a READ-WRITE cycle. The
four data inputs and four data outputs are routed through four
For more products and information
pins using common I/O and pin direction is controlled by WE\
please visit our web site at
and OE\. FAST-PAGE-MODE operations allow faster data
www.micross.com
operations (READ, WRITE, or READ-MODIFY-WRITE)
within a row address (A0-A9) defined page boundary. The
FAST PAGE MODE
(continued)
MT4C4001J
Rev. 2.3 03/10
Micross Components reserves the right to change products or specifications without notice.
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2828  1125  2097  693  2321  57  23  43  14  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号