EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F0422903QYC

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP280, CERAMIC, QFP-280
CategoryProgrammable logic devices    Programmable logic   
File Size644KB,41 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F0422903QYC Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP280, CERAMIC, QFP-280

5962F0422903QYC Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionQFF,
Contacts280
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F280
JESD-609 codee4
length40 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals280
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.42 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
total dose300k Rad(Si) V
width40 mm
Base Number Matches1
Standard Products
UT6325 RadTol Eclipse FPGA
Data Sheeet
November 2013
www.aeroflex.com/FPGA
FEATURES
0.25m, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Operational environment; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: <120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadTol SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML Q & V
INTRODUCTION
The UT6325 RadTol Eclipse Field Programmable Gate Array
Family (FPGA) offers up to 320,000 system gates including
Dual-Port RadTol SRAM modules. It is fabricated on 0.25m
five-layer metal ViaLink CMOS process and contains 1,536
logic cells and 24 dual-port SRAM modules (see Figure 1 Block
Diagram). Each SRAM module has 2,304 RAM bits, for a
maximum total of 55,300 bits. Please reference product family
features chart on page 2.
SRAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The UT6325 RadTol Eclipse FPGA is available in a 208-pin
Cerquad Flatpack, allowing access to 99 bidirectional signal I/
O, 1 dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Please recommend some good embedded training institutions to seniors who are engaged in embedded development!
Can seniors who are engaged in embedded development recommend some good embedded training institutions? How about Beijing Shangguan Technology? Has anyone been there? Their homepage is http://www.uplo...
christina.feng Embedded System
EEWORLD University - SAR and Delta Sigma ADC Basics
SAR and Delta Sigma ADC Basics : https://training.eeworld.com.cn/course/2182...
hi5 Analogue and Mixed Signal
Participate in the "Switching Power Supply Component Selection" course training and receive triple gifts!
[size=4][color=#ff0000][b]Event time: [/b][/color][/size][font=微软雅黑][color=#3e3a39]May 24-June 26, 2013 [/color][/font] [size=4][color=#ff0000][b]Participation qualification: [/b][/color][/size] [font...
EEWORLD社区 Analogue and Mixed Signal
GD32F350demo test record (1)
[i=s]This post was last edited by tianjiu on 2018-8-28 21:32[/i] [align=center][font=微软雅黑, sans-serif][size=16pt]GD32F350demo[/size][/font][font=微软雅黑, sans-serif][size=16pt]Test and debugging steps an...
tianjiu GD32 MCU
(Forward a message) Brothers who didn’t get the Sitara AM335x Starter Kit still have a chance
There are seminars at the following four locations. Participants can purchase this development board at half price. Come on, everyone↖(^ω^)↗Registration link [url=http://www.deyisupport.com/question_a...
nktxsj TI Technology Forum
Which are the power lines in PCB wiring?
I set the width of the lines marked with 5V and 3.3V in the PCB according to the current value, but I have a question: although some lines do not have x.xV in the PCB board, they are connected to a co...
面纱如雾 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1859  886  753  354  1515  38  18  16  8  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号