EEWORLDEEWORLDEEWORLD

Part Number

Search

530SC868M000DGR

Description
LVDS Output Clock Oscillator, 868MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530SC868M000DGR Overview

LVDS Output Clock Oscillator, 868MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SC868M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency868 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Errors in using Matlab2007b with Dsp_builder8.0
When installing, the following prompt appears: Error creating DSP Builder Entity com.altera.dspbuilder.entityxml.storage.SerialToParallel cvc-elt.1: Cannot find the declaration of element 'entity'. Wh...
eeleader FPGA/CPLD
Welcome chenzhufly moderator to the embedded section
[size=12px]You can post related questions. I believe the embedded moderator will be happy to help you solve them! [/size]...
daicheng Embedded System
[Help] CCS5.2 compilation problem
I use CCS5.2 to debug F28069 in Flash mode. The code compiles normally. After clicking debug, it enters the simulation mode. After downloading the program, a window pops up every time saying No source...
jishuaihu Microcontroller MCU
Can you tell me what the Cf2 capacitor does in the circuit? Thanks!
This is a reference circuit in the data sheet. It feels like high-frequency compensation, but I can't explain the reason. Please take a look at what the CF2 compensation principle is. (6228GBW is 730M...
埋土书生 Analog electronics
TI's latest design tool WEBENCH - DC/DC power system design cycle shortened
(TI) announced the launch of WEBENCH System Power Architect, the industry's first online tool to shorten the design cycle of multi-output high-performance DC/DC power supply systems, further expanding...
qwqwqw2088 Analogue and Mixed Signal
EMI Pre-testing with Digital Oscilloscope
[size=4][color=#000000][font=宋体]The integration of various electronic devices is getting higher and higher. The introduction of a large number of high-speed buses and RF functions has caused more elec...
Jacktang Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2618  2256  2792  1125  2060  53  46  57  23  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号