EEWORLDEEWORLDEEWORLD

Part Number

Search

530SC1287M00DGR

Description
LVDS Output Clock Oscillator, 1287MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530SC1287M00DGR Overview

LVDS Output Clock Oscillator, 1287MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SC1287M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1287 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Hello everyone, I want to learn microcontrollers! How is the effect of taking a class? ?
Do you have any good books or good materials? I want to sign up for a training class, please give me some suggestions!! What do you think of this training institution? The name is: Hardware Engineer A...
紫皮书 Embedded System
Some experience in porting from μCOS-Ⅱ to the recently popular RT-Thread
[align=left][backcolor=rgb(222, 240, 251)][color=rgb(51, 51, 51)][font=-apple-system-font, BlinkMacSystemFont, "][size=3]The company's project originally used μCOS-II, but μCOS had the problem of payi...
Fillmore Embedded System
I need help to implement a fpga block diagram using vhdl (price negotiable), urgent!!!
I need help to use vhdl to realize several fpga block diagrams (price negotiable), urgent! ! ! ! There is already a ready-made vhdl program code, mainly to complete the block diagrams already in the d...
少林五主 FPGA/CPLD
How to convert OUT files into HEX in C6455 of C6000 series
Convert OUT file to HEX file To convert OUT file to HEX file, TI provides hex6x conversion tool. Hex6x tool is located in D:/TexasInstrument/CCStudio_v3.3/C6000/cgtools/bin directory. You can add this...
Jacktang Microcontroller MCU
About the NFS problem in the development board rootfs
I used mount -t nfs -o nolock 196.168.0.110:/home/name/rootfs on the development board. I pressed Enter and there was no response. It went to the next line, and then it was blank and there was no erro...
alibj Embedded System
Microcontroller Application
:victory: MCU basic applications and advanced applications, including schematics and source code (proteus simulation)...
kf_nyh MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1335  1428  2111  1901  1630  27  29  43  39  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号