EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8160Z36AT-275IT

Description
ZBT SRAM, 512KX36, 5.25ns, CMOS, PQFP100, TQFP-100
Categorystorage    storage   
File Size747KB,25 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8160Z36AT-275IT Overview

ZBT SRAM, 512KX36, 5.25ns, CMOS, PQFP100, TQFP-100

GS8160Z36AT-275IT Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5.25 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 2.5V SUPPLY
JESD-30 codeR-PQFP-G100
length20 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
Preliminary
GS8160Z18/36AT-300/275/250/225/200
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
-300 -275 -250 -225 -200 Unit
2.2 2.4 2.5 2.7 3.0
ns
3.3 3.6 4.0 4.4 5.0
ns
320
375
320
370
5.0
5.0
220
265
220
265
300
345
300
340
5.25
5.25
215
260
215
260
275
320
275
315
5.5
5.5
210
245
210
245
250
295
250
285
6.0
6.0
200
235
200
235
230
265
225
260
6.5
6.5
190
225
190
225
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
Functional Description
300 MHz–200 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
The GS8160Z18/36AT is an 18Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8160Z18/36AT may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, meaning that in addition to the
rising edge triggered registers that capture input signals, the
device incorporates a rising-edge-triggered output register. For
read cycles, pipelined SRAM output data is temporarily stored
by the edge triggered output register during the access cycle
and then released to the output drivers at the next rising edge of
clock.
The GS8160Z18/36AT is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
Standard 100-pin TQFP package.
Pipeline
3-1-1-1
1.8 V
2.5 V
Flow
Through
2-1-1-1
1.8 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x18)
Curr
(x36)
Flow Through and Pipelined NBT SRAM Back-to-Back Read/Write Cycles
Clock
Address
Read/Write
A
R
B
W
Q
A
C
R
D
B
Q
A
1/25
D
W
Q
C
D
B
E
R
D
D
Q
C
F
W
Q
E
D
D
Q
E
Flow Through
Data I/O
Pipelined
Data I/O
Rev: 1.02a 9/2002
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
© 2001, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
BOOST boost circuit switch node ringing phenomenon
I used TI's power chip TPS65130 to make a small power board, and converted 2.7-5.5V to 15V and -7V respectively. After actually setting up the circuit, I found that the inductor voltage waveform of th...
wzk07296 Power technology
STM32 virtual serial port problem
I downloaded the official demo program to the board, and then connected the USB, but it didn't prompt me to find new devices. Does anyone know what's going on? Is it a hardware problem or a software p...
llglqh stm32/stm8
If there are multiple voltage regulator chips in the circuit, is it sufficient to use only one input capacitor or should each voltage regulator chip be connected to an input capacitor?
The input pins of each voltage regulator chip are connected in parallel. Can I only connect one input capacitor according to the capacitance value in the data sheet? Or does each voltage regulator chi...
freeyounger Power technology
I apologize to all eeworld community members! Because I participated in the reversal, I swear I will never reversal again
I apologize to all eeworld community members! Because I participated in the reversal, I swear I will never reversal again...
dg00010170 Embedded System
How to improve the waveform of optocoupler output in microcontroller communication
The circuit is as follows. The waveforms of TXD and TXA are shown in the figure. TXD is connected to the MCU TXD, and TXA is the optocoupler output waveform. The TXD waveform is ideal, but the rising ...
程序天使 MCU
How to develop a screen saver in Windows ce.net 4.0 and assign the shortcut key Ctrl+Alt+Q
How to develop a screen saver in Windows ce.net 4.0 and assign the shortcut key Ctrl+Alt+Q to a system on a device. I want to press the shortcut key to display the screen saver and display a few lines...
Joseph.Z Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2470  1820  2218  1683  955  50  37  45  34  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号