EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72281L10PFI

Description
CMOS SuperSync FIFO
File Size261KB,26 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

IDT72281L10PFI Overview

CMOS SuperSync FIFO

CMOS SuperSync FIFO™
65,536 x 9
131,072 x 9
FEATURES:
IDT72281
IDT72291
Choose among the following memory organizations:
IDT72281
65,536 x 9
IDT72291
131,072 x 9
Pin-compatible with the IDT72261LA/72271LA SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
DESCRIPTION:
The IDT72281/72291 are exceptionally deep, high speed, CMOS First-In-
First-Out (FIFO) memories with clocked read and write controls. These FIFOs
offer numerous improvements over previous SuperSync FIFOs, including the
following:
The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecom-
munications, data communications and other applications that need to buffer
large amounts of data.
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
8
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 9
131,072 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4675 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2002
DSC-4675/2
Regarding the test files, please help me, everyone~~
How do I add a positive input signal to the test file in ISE?...
hy_ever FPGA/CPLD
When using a transistor in the amplification area, which thermal resistance should be considered after considering the power?
When using a transistor in the amplification area, which thermal resistance should be considered after considering the power? How to choose? How much power can be used? The thermal resistance of the u...
小太阳yy Switching Power Supply Study Group
Zigbee protocol description specification v1.0
Zigbee protocol description specification v1.0...
lorant RF/Wirelessly
Application of high voltage frequency converter in the transformation of tailings conveying system
Abstract: The energy waste phenomenon in the tailings conveying system is analyzed, and a scheme for the transformation of the primary pumping station by using a high-voltage inverter is proposed. The...
zbz0529 Power technology
Further understanding of TMS320f28335 interrupt mechanism from TI source code
因为TI官方给出的28335的例子中,对中断向量表的定义为 // Define Vector Table: struct PIE_VECT_TABLE { // Reset is never fetched from this table. // It will always be fetched from 0x3FFFC0 in // boot ROMPINTPIE1_RESERVED;PINT...
Aguilera Microcontroller MCU
【MXCHIP Open1081】Application of wifi technology in smart parking
[i=s]This post was last edited by ycdhonker on 2014-12-8 19:21[/i] [p=26, null, left][color=#000][font=Arial][size=4] I got the opportunity to use Open1081 from EEworld. I want to make a wifi-based sm...
ycdhonker RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1378  2771  2157  115  1283  28  56  44  3  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号