EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-63825G3-201L

Description
Mil-Std-1553 Controller, CMOS
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size824KB,49 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-63825G3-201L Overview

Mil-Std-1553 Controller, CMOS

BU-63825G3-201L Parametric

Parameter NameAttribute value
MakerData Device Corporation
Reach Compliance Codecompliant
technologyCMOS
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-63825
SPACE LEVEL MIL-STD-1553
BC/RT/MT
ADVANCED COMMUNICATION ENGINE
(SP’ACE II) TERMINAL
FEATURES
Make sure the next
Card you purchase
has...
®
Direct Replacement for BU-61582
and BU-61583
Radiation Tolerant & Radiation
Hardened Versions
Fully Integrated 1553 Terminal
Flexible Processor Interface
16K x 16 Internal RAM
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Intelligent RT Data Buffering
Ceramic Package
DESCRIPTION
The BU-63825(925) is a fully hardware & software compatible, direct
drop-in replacement for the BU-61582(83).
DDC’s BU-63825(925) Space Advanced Communication Engine
(Sp’ACE II) is a radiation hardened version of the BU-61580(81) ACE
terminal. DDC supplies the BU-63825 with enhanced screening for
space and other high reliability applications.
The BU-63825 provides a complete integrated BC/RT/MT interface
between a host processor and a MIL-STD-1553 bus. The
BU-63825(925) provides functional and software compatibility with
the standard BU-61580(81) product and is packaged in the same 1.9
square-inch package footprint.
As an option, DDC can supply the BU-63825 with space level screen-
ing. This entails enhancements in the areas of element evaluation
and screening procedures for active and passive elements, as well as
the manufacturing and screening processes used in producing the
terminals.
The BU-63825 integrates dual transceiver, protocol, memory man-
agement and processor interface logic, and 16K words of RAM in the
choice of 70-pin DIP or flat pack packages. Transceiverless versions
may be used with an external electrical or fiber optic transceiver.
To minimize board space and ‘glue’ logic, the Sp’ACE II terminals
provide flexibility in interfacing to a host processor and internal/exter-
nal RAM.
Multiple Ordering Options;
+5V (Only)
+5V/-15V
+5V/-12V
+5V/Transceiverless
+5V (Only, with Transmit Inhibits)
WARNING: ITAR CONTROLLED PRODUCT
The product(s) referenced on this data sheet or product
brief and certain related technical data is subject to the
U.S. Department of State International Traffic in Arms
Regulations (ITAR) 22 CFR 120-130 and may not be
exported without the appropriate prior authorization from
the Directorate of Defense Trade Controls, United States
Department of State. This datasheet includes only basic
marketing information on the function of the product and
therefore is not considered technical data as defined in
22CFR 120.10.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
© 2005 Data Device Corporation
Infrared Data Collection (Package)
All infrared information in one package...
gxjao MCU
6G Technology Challenges, Innovations and Prospects
[i=s]This post was last edited by qwqwqw2088 on 2020-8-5 08:52[/i]6G network refers to the mobile communication network that will be commercially available in 2030. The development of mobile communica...
qwqwqw2088 Robotics Development
Tektronix's small modules allow you to quickly transform into a power expert. Inquire now and enjoy spring gifts!
[align=left][b][font=微软雅黑][size=4]As an embedded design engineer, are you still having a headache dealing with complex power measurement issues? [/size][/font][/b][/align][align=left][font=微软雅黑][size=...
橙色凯 Integrated technical exchanges
I need guidance on the creation of circle_limit_table in RevPark_Circle_Limitation in ST FOC2.0
First of all, Ud and Uq coming out of the current loop may cause the voltage vector to over-modulate. To prevent this from happening, ST provides a calculation method with clear physical meaning, whic...
江苏大学 Motor Drive Control(Motor Control)
Write a triangle wave program in VHDL
My FPGA chip clock frequency is 50Mhz. I want to use VHDL to write a triangle wave program, but my level is not enough. Does anyone have a triangle wave program? Please help me....
青城山下 FPGA/CPLD
Technical Article—Switching Power Supply Components Design Considerations
Switching frequency optimizationGenerally speaking, the higher the switching frequency, the smaller the size of the output filter components L and CO. Therefore, the size of the power supply can be re...
okhxyyo Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2115  1727  673  2128  630  43  35  14  13  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号