EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32-3BGG313M

Description
Field Programmable Gate Array, 2880 CLBs, 32000 Gates, 350MHz, 2880-Cell, CMOS, PBGA313, ROHS COMPLIANT, PLASTIC, BGA-313
CategoryProgrammable logic devices    Programmable logic   
File Size488KB,64 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

A54SX32-3BGG313M Overview

Field Programmable Gate Array, 2880 CLBs, 32000 Gates, 350MHz, 2880-Cell, CMOS, PBGA313, ROHS COMPLIANT, PLASTIC, BGA-313

A54SX32-3BGG313M Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, PLASTIC, BGA-313
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
Other featuresCAN ALSO BE OPERATED AT 5V; 48000 SYSTEM GATES ALSO AVAILABLE
maximum clock frequency350 MHz
Combined latency of CLB-Max0.6 ns
JESD-30 codeS-PBGA-B313
JESD-609 codee1
length35 mm
Humidity sensitivity level3
Configurable number of logic blocks2880
Equivalent number of gates32000
Number of entries249
Number of logical units2880
Output times249
Number of terminals313
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize2880 CLBS, 32000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA313,25X25,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)245
power supply3.3,5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.52 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width35 mm
Base Number Matches1
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
[Samples] + TI Design Kit* Apply step by step
[Show samples] + TI Design Suite* Apply for TI samples step by step It is always better to apply for TI samples! Convenient for customers to evaluate! Learn! Share how to apply for TI samples step by ...
蓝雨夜 TI Technology Forum
Company products - rare problems with STM32 MCU ADC
[i=s]This post was last edited by xinbako on 2021-9-28 12:20[/i]The company has been mass-producing models for more than a year, with an average of 1,000 units per month. One of the motherboards uses ...
xinbako stm32/stm8
How to use Mac address to communicate with cc2530
I hope someone can help me! ! ! ! The company does not need to use a protocol stack, only Mac address communication is needed. My understanding is that the address mode needs to be configured in FCF, ...
Augusta Wireless Connectivity
RT-Thread device framework learning I2C device
RT-Thread learning record 1. New Studio Project 2. Brief description of console usage 3. PIN device framework learning 4.UART device framework learningI2C DevicesRT-Thread's I2C uses software simulati...
ID.LODA Embedded System
Motor Control Feedback Sampling Timing Using the ADSP-CM408F ADC Controller
Motor Control Feedback Sampling Timing Using the ADSP-CM408F ADC Controller...
蓝雨夜 ADI Reference Circuit

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 516  2799  936  1636  2355  11  57  19  33  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号