EEWORLDEEWORLDEEWORLD

Part Number

Search

MACH221SP-15YC

Description
High-Performance EE CMOS Programmable Logic
CategoryProgrammable logic devices    Programmable logic   
File Size504KB,48 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric View All

MACH221SP-15YC Overview

High-Performance EE CMOS Programmable Logic

MACH221SP-15YC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerLattice
Parts packaging codeQFP
package instructionMETRIC, CAVITY-UP, PLASTIC, QFP-100
Contacts100
Reach Compliance Code_compli
ECCN codeEAR99
Other features96 MACROCELLS; 4 EXTERNAL CLOCKS; SHARED INPUT/CLOCK; PROGRAMMABLE POLARITY
maximum clock frequency47.6 MHz
In-system programmableYES
JESD-30 codeR-PQFP-G100
JESD-609 codee0
JTAG BSTNO
length20 mm
Humidity sensitivity level3
Dedicated input times4
Number of I/O lines48
Number of macro cells96
Number of terminals100
Maximum operating temperature70 °C
Minimum operating temperature
organize4 DEDICATED INPUTS, 48 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Encapsulate equivalent codeQFP100,.7X.9
Package shapeRECTANGULAR
Package formFLATPACK
power supply5 V
Programmable logic typeEE PLD
propagation delay15 ns
Certification statusNot Qualified
Maximum seat height3.35 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width14 mm
MACH 1 and 2 CPLD Families
High-Performance EE CMOS Programmab
FEATURES
x
x
x
x
x
x
x
x
x
x
x
x
x
High-performance electrically-erasable CMOS PLD families
32 to 128 macrocells
44 to 100 pins in cost-effective PLCC, PQFP and TQFP packages
SpeedLocking™ – guaranteed fixed timing up to 16 product terms
Commercial 5/5.5/6/7.5/10/12/15-ns t
PD
and Industrial 7.5/10/12/14/18-ns t
PD
Configurable macrocells
— Programmable polarity
— Registered or combinatorial outputs
— Internal and I/O feedback paths
— D-type or T-type flip-flops
— Output Enables
— Choice of clocks for each flip-flop
— Input registers for MACH 2 family
JTAG (IEEE 1149.1)-compatible, 5-V in-system programming available
Peripheral component interconnect (PCI) compliant at 5/5.5/6/7.5/10/12 ns
Safe for mixed supply voltage system designs
Bus-Friendly™ inputs and I/Os reduce risk of unwanted oscillatory outputs
Programmable power-down mode results in power savings of up to 75%
Supported by Vantis DesignDirect™ software for rapid logic development
— Supports HDL design methodologies with results optimized for Vantis
— Flexibility to adapt to user requirements
— Software partnerships that ensure customer success
Lattice/Vantis and third-party hardware programming support
— Lattice/VantisPRO™ (formerly known as MACHPRO
®
) software for in-system program
support on PCs and Automated Test Equipment
— Programming support on all major programmers including Data I/O, BP Microsystem
and System General
Publication#
14051
Amendment/0
Rev:
K
Issue Date:
November 1998

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1843  1198  843  1525  2872  38  25  17  31  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号