EEWORLDEEWORLDEEWORLD

Part Number

Search

5T93GL10NLGI8

Description
Low Skew Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, GREEN, PLASTIC, QFN-40
Categorylogic    logic   
File Size185KB,15 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

5T93GL10NLGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5T93GL10NLGI8 - - View Buy Now

5T93GL10NLGI8 Overview

Low Skew Clock Driver, 5T Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, GREEN, PLASTIC, QFN-40

5T93GL10NLGI8 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeQFN
package instructionVQCCN, LCC40,.24SQ,20
Contacts40
Reach Compliance Codecompliant
ECCN codeEAR99
series5T
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeS-PQCC-N40
JESD-609 codee3
length6 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals40
Actual output times10
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeVQCCN
Encapsulate equivalent codeLCC40,.24SQ,20
Package shapeSQUARE
Package formCHIP CARRIER, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply2.5 V
Prop。Delay @ Nom-Sup2 ns
propagation delay (tpd)2 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.025 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width6 mm
minfmax650 MHz
Base Number Matches1
IDT5T93GL10
2.5V LVDS 1:10 GLITCHLESS CLOCK BUFFER TERABUFFER II
INDUSTRIAL TEMPERATURE RANGE
2.5V LVDS 1:10
GLITCHLESS CLOCK BUFFER
TERABUFFER™ II
FEATURES:
IDT5T93GL10
Guaranteed Low Skew < 25ps (max)
Very low duty cycle distortion < 100ps (max)
High speed propagation delay < 2ns (max)
Up to 650MHz operation
Glitchless input clock switching
Selectable inputs
Hot insertable and over-voltage tolerant inputs
3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V),
CML, or LVDS input interface
Selectable differential inputs to ten LVDS outputs
Power-down mode
2.5V V
DD
Available in VFQFPN package
DESCRIPTION:
APPLICATIONS:
• Clock distribution
The IDT5T93GL10 2.5V differential clock buffer is a user-selectable differ-
ential input to ten LVDS outputs . The fanout from a differential input to ten LVDS
outputs reduces loading on the preceding driver and provides an efficient clock
distribution network. The IDT5T93GL10 can act as a translator from a differential
HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to
LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to
translate to LVDS outputs. The redundant input capability allows for a glitchless
change-over from a primary clock source to a secondary clock source.
Selectable inputs are controlled by SEL. During the switchover, the output will
disable low for up to three clock cycles of the previously-selected input clock.
The outputs will remain low for up to three clock cycles of the newly-selected
clock, after which the outputs will start from the newly-selected input. A FSEL
pin has been implemented to control the switchover in cases where a clock
source is absent or is driven to DC levels below the minimum specifications.
The IDT5T93GL10 outputs can be asynchronously enabled/disabled.
When disabled, the outputs will drive to the value selected by the GL pin. Multiple
power and grounds reduce noise.
FUNCTIONAL BLOCK DIAGRAM
GL
G1
OUTPUT
CONTROL
Q1
Q1
PD
OUTPUT
CONTROL
Q2
Q2
A1
A1
1
OUTPUT
CONTROL
Q3
Q3
A2
A2
0
OUTPUT
CONTROL
Q4
Q4
SEL
FSEL
G2
OUTPUT
CONTROL
Q5
Q5
OUTPUT
CONTROL
Q6
Q6
OUTPUT
CONTROL
Q7
Q7
OUTPUT
CONTROL
Q8
Q8
OUTPUT
CONTROL
Q9
Q9
OUTPUT
CONTROL
Q10
Q10
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
JANUARY 2007
DSC 6184/15
© 2007 Integrated Device Technology, Inc.
2018 new version of cube stm32f4 sd card bitmap dma mode direct writing FSMC LCD—by huo_hu
[url=home.php?mod=space&uid=362416]@huo_hu[/url] [index] [#617066,2322846]2018 new version of cube stm32f4 sd card bitmap dma method direct write FSMC LCD (1) [#617583,2324600]2018 new version of cube...
okhxyyo MCU
What are active devices and what are passive devices?
1. Question: 1. Is the diode an active device? I personally think it is. 2. What is an active device and what is a passive device? 3. I saw someone on the Internet saying that active devices require p...
张无忌1987 Analog electronics
Honest advice: How can I display ResidentFlash on mini2440?
I bought a mini2440 and compiled a ce6 image using the project in the CD. I burned it but couldn't see Residentflash. As a result, the available storage space is only 5M, which is not enough. My NANDF...
ghostship Embedded System
MicroPython Hands-on (10) - Learn MaixPy Neural Network KPU from scratch
This morning, I searched for "neural network KPU" on Baidu and found an article on Yifen.com titled "Understanding APU/BPU/CPU/DPU/EPU/FPU/GPU and other processors in one article", which introduced va...
eagler8 MicroPython Open Source section
ZTE Hardware Written Test
...
至芯科技FPGA大牛 FPGA/CPLD
Cadence Allegro 16.50.000 detailed cracking steps (win7 and XP personally verified)
Detailed cracking steps for Cadence Allegro 16.50.000 (Since some cracking strategies on the Internet that are combined with cracks are not acceptable, I have compiled one. If you need to install the ...
caoshangfei PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2463  1906  1170  1188  1666  50  39  24  34  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号