EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F0422902QZX

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484
CategoryProgrammable logic devices    Programmable logic   
File Size802KB,40 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F0422902QZX Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484

5962F0422902QZX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeLGA
package instructionBGA,
Contacts484
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.92 ns
JESD-30 codeS-CBGA-B484
length29 mm
Equivalent number of gates3200000
Number of terminals484
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize3200000 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.95 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
total dose300k Rad(Si) V
width29 mm
Base Number Matches1
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Announcement: Notes on posting in this forum
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:01[/i]Announcement: Notes on posting in this forum : 1. Any post that publishes advertisements, pornography, reactionary, attacks on ot...
yfee Mobile and portable
【Recommended】All Office Converter Platinum
[size=2][color=blue]I personally like All Office Converter Platinum, a very practical file format converter; it can realize batch conversion of word/pdf/txt/pictures, etc. [/color][/size] [size=2][/si...
open82977352 Analogue and Mixed Signal
BB Black Getting Started with OpenCV Configuration
[i=s]This post was last edited by lonerzf on 2014-5-18 11:32[/i] I was writing a paper in the past month, so I didn't visit the forum much. I don't know how much I have missed, so I'll learn it quickl...
lonerzf DSP and ARM Processors
Problems with arm linux transplantation
I wrote a driver for a custom USB device under Fedora8, and it has been verified to be fine. Now I am porting it to arm linux. After cross-compiling the driver, it can be successfully insmoded to the ...
梦里飘 Linux and Android
Why does the compilation fail when embedding the BRA instruction in CCS?
The embedded BRA instruction is as follows, the purpose is to force a jump to the address 0x20266 to execute __asm("BRA #20266");...
darkduck Microcontroller MCU
How to prepare for a software engineering interview
Posted by: Wang Xin, Google Engineer (Author Profile: Wang Xin, Google Engineer. Born in Beijing, moved to the United States with his parents when he was five years old. He skipped three grades in mid...
maker Talking about work

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1128  2070  2291  1739  349  23  42  47  36  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号