EEWORLDEEWORLDEEWORLD

Part Number

Search

5V9885NLGI

Description
Clock Generator, 500MHz, PQCC28, GREEN, PLASTIC, VFQFPN-28
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size334KB,37 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

5V9885NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
5V9885NLGI - - View Buy Now

5V9885NLGI Overview

Clock Generator, 500MHz, PQCC28, GREEN, PLASTIC, VFQFPN-28

5V9885NLGI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeQFN
package instructionGREEN, PLASTIC, VFQFPN-28
Contacts28
Manufacturer packaging codeVFQFPN
Reach Compliance Codeunknown
ECCN codeEAR99
JESD-30 codeS-PQCC-N28
JESD-609 codee3
length6 mm
Humidity sensitivity level1
Number of terminals28
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency500 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeVQCCN
Encapsulate equivalent codeLCC28,.24SQ,25
Package shapeSQUARE
Package formCHIP CARRIER, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Master clock/crystal nominal frequency50 MHz
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formNO LEAD
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width6 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
Base Number Matches1
IDT5V9885B
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
INDUSTRIAL TEMPERATURE RANGE
3.3V EEPROM
PROGRAMMABLE CLOCK
GENERATOR
FEATURES:
Three internal PLLs
Internal non-volatile EEPROM
JTAG and FAST mode I
2
C serial interfaces
Input Frequency Ranges: 1MHz to 400MHz
Output Frequency Ranges: 4.9kHz to 500MHz
Reference Crystal Input with programmable oscillator gain and
programmable linear load capacitance
Crystal Frequency Range: 8MHz to 50MHz
Each PLL has an 8-bit pre-scaler and a 12-bit feedback-divider
10-bit post-divider blocks
Fractional Dividers
Two of the PLLs support Spread Spectrum Generation
capability
I/O Standards:
Outputs - 3.3V LVTTL/ LVCMOS, LVPECL, and LVDS
Inputs - 3.3V LVTTL/ LVCMOS
Programmable Slew Rate Control
Programmable Loop Bandwidth Settings
Programmable output inversion to reduce bimodal jitter
Redundant clock inputs with glitchless auto and manual
switchover options
JTAG Boundary Scan
Individual output enable/disable
Power-down mode
3.3V V
DD
Available in TQFP and VFQFPN packages
IDT5V9885B
DESCRIPTION:
The IDT5V9885B is a programmable clock generator intended for high
performance data-communications, telecommunications, consumer, and
networking applications. There are three internal PLLs, each individually
programmable, allowing for three unique non-integer-related frequencies.
The frequencies are generated from a single reference clock. The
reference clock can come from one of the two redundant clock inputs. A
glitchless automatic or manual switchover function allows any one of the
redundant clocks to be selected during normal operation.
The IDT5V9885B can be programmed through the use of the I
2
C or
JTAG interfaces. The programming interface enables the device to be
programmed when it is in normal operation or what is commonly known as
in-system programmable. An internal EEPROM allows the user to save
and restore the configuration of the device without having to reprogram it
on power-up. JTAG boundary scan is also implemented.
Each of the three PLLs has an 8-bit pre-scaler and a 12-bit feedback
divider. This allows the user to generate three unique non-integer-related
frequencies. The PLL loop bandwidth is programmable to allow the user
to tailor the PLL response to the application. For instance, the user can tune
the PLL parameters to minimize jitter generation or to maximize jitter
attenuation. Spread spectrum generation and fractional divides are
allowed on two of the PLLs.
There are 10-bit post dividers on five of the six output banks. Two of the
six output banks are configurable to be LVTTL, LVPECL, or LVDS. The
other four output banks are LVTTL. The outputs are connected to the PLLs
via the switch matrix. The switch matrix allows the user to route the PLL
outputs to any output bank. This feature can be used to simplify and optimize
the board layout. In addition, each output's slew rate and enable/disable
function can be programmed.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
c
2007
Integrated Device Technology, Inc.
DECEMBER 2007
1
DSC 7117/3

5V9885NLGI Related Products

5V9885NLGI 5V9885BPFGI
Description Clock Generator, 500MHz, PQCC28, GREEN, PLASTIC, VFQFPN-28 Clock Generator, 500MHz, PQFP32, GREEN, TQFP-32
Is it Rohs certified? conform to conform to
Parts packaging code QFN QFP
package instruction GREEN, PLASTIC, VFQFPN-28 GREEN, TQFP-32
Contacts 28 32
Reach Compliance Code unknown compliant
ECCN code EAR99 EAR99
JESD-30 code S-PQCC-N28 S-PQFP-G32
JESD-609 code e3 e3
Humidity sensitivity level 1 3
Number of terminals 28 32
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Maximum output clock frequency 500 MHz 500 MHz
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code VQCCN QFP
Encapsulate equivalent code LCC28,.24SQ,25 QFP32,.35SQ,32
Package shape SQUARE SQUARE
Package form CHIP CARRIER, VERY THIN PROFILE FLATPACK
Peak Reflow Temperature (Celsius) 260 260
power supply 3.3 V 3.3 V
Master clock/crystal nominal frequency 50 MHz 50 MHz
Certification status Not Qualified Not Qualified
Maximum supply voltage 3.6 V 3.6 V
Minimum supply voltage 3 V 3 V
Nominal supply voltage 3.3 V 3.3 V
surface mount YES YES
technology CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn)
Terminal form NO LEAD GULL WING
Terminal pitch 0.65 mm 0.8 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature 30 30
uPs/uCs/peripheral integrated circuit type CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1612  1346  2911  2463  2090  33  28  59  50  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号