EEWORLDEEWORLDEEWORLD

Part Number

Search

M5-384/160-12AI

Description
EE PLD, 7.5 ns, PQFP100
Categorysemiconductor    Programmable logic devices   
File Size536KB,47 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric View All

M5-384/160-12AI Overview

EE PLD, 7.5 ns, PQFP100

M5-384/160-12AI Parametric

Parameter NameAttribute value
Number of input and output buses74
Number of terminals100
Minimum operating temperature0.0 Cel
Maximum operating temperature70 Cel
stateTransferred
Programmable logic typeEE PLD
clock_frequency_max71.4 MHz
in_system_programmableYES
jesd_30_codeS-PQFP-G100
jtag_bsYES
Dedicated input quantity0.0
umber_of_macro_cells128
organize0 DEDICATED INPUTS, 74 I/O
Output functionMACROCELL
Packaging MaterialsPLASTIC/EPOXY
ckage_codeQFP
ckage_equivalence_codeQFP100,.63SQ,20
packaging shapeSQUARE
Package SizeFLATPACK
wer_supplies3.3
gation_delay7.5 ns
qualification_statusCOMMERCIAL
sub_categoryProgrammable Logic Devices
Rated supply voltage3.3 V
Minimum supply voltage3 V
Maximum supply voltage3.6 V
surface mountYES
CraftsmanshipCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal spacing0.5000 mm
Terminal locationQUAD
dditional_feature128 MACROCELLS
MACH 5 CPLD Family
Fifth Generation MACH Architecture
FEATURES
x
High logic densities and I/Os for increased logic integration
x
x
x
x
x
x
x
— 128 to 512 macrocell densities
— 68 to 256 I/Os
Wide selection of density and I/O combinations to support most application needs
— 6 macrocell density options
— 7 I/O options
— Up to 4 I/O options per macrocell density
— Up to 5 density & I/O options for each package
Performance features to fit system needs
— 5.5 ns t
PD
Commercial, 7.5 ns t
PD
Industrial
— 182 MHz f
CNT
— Four programmable power/speed settings per block
Flexible architecture facilitates logic design
— Multiple levels of switch matrices allow for performance-based routing
— 100% routability and pin-out retention
— Synchronous and asynchronous clocking, including dual-edge clocking
— Asynchronous product- or sum-term set or reset
— 16 to 64 output enables
— Functions of up to 32 product terms
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— IEEE 1149.1 compliant for boundary scan testing
— 3.3-V & 5-V in-system programmable via IEEE 1149.1 Boundary Scan Test Access Por
— PCI compliant (-5/-6/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system design
— Bus-Friendly™ Inputs & I/Os
— Individual output slew rate control
— Hot socketing
— Programmable security bit
Advanced E
2
CMOS process provides high performance, cost effective solutions
Supported by ispDesignEXPERT™ software for rapid logic development
— Supports HDL design methodologies with results optimized for MACH 5 devices
— Flexibility to adapt to user requirements
— Software partnerships that ensure customer success
Lattice and Third-party hardware programming support
— LatticePRO™ software for in-system programmability support on PCs and Automat
Equipment
— Programming support on all major programmers including Data I/O, BP Microsystem
and System General
Publication#
20446
Amendment/
0
Rev:
I
Issue Date:
September 2000
Cost-effective H.264DVR, H.264 network camera solution
Product Description: 1: Built-in ARM9 and DSP dual-core high-speed processor Compression format: H.264 2: Embedded real-time Linux operating system 3: Graphical operation interface GUI 4: 4-way video ...
szleoshao Embedded System
About the problem of making a simple keyboard with a single chip microcomputer
Hello, everyone in the forum. I have just come here and have only been learning microcontrollers for a short time. I am still a beginner. I have a question for help: I want to use a microcontroller to...
徐立栋 51mcu
This is the first time that the board has been closed after so many years of the epidemic.
We have closed the streets wherever there is an epidemic. This is the first time in three years of epidemic that a blue board has been put up. But it is quite strange. There is an epidemic in a commun...
buildele Talking
Please help, it may be a simple question, how to determine the minimum pulse width required for MSP430 interrupt input
How to determine the minimum pulse width required for MSP430 interrupt input? [color=#000]To identify a valid external interrupt, what is the minimum pulse width required for MSP430 interrupt input? [...
fish001 Microcontroller MCU
Attenuation circuit schematic diagram
The measurement voltage range is 10mv-200v. First, the input signal should be amplified and attenuated. I would like to ask for this schematic diagram. Please help me. I will be very grateful! ! My em...
lanpaipai Analog electronics
Newbie asking for advice: I don't understand the vga display part of this applet, please help~
library IEEE;use IEEE.STD_LOGIC_1164.ALL;use IEEE.Std_logic_arith.all;use IEEE.Std_logic_unsigned.all;-- Uncomment the following library declaration if using-- arithmetic functions with Signed or Unsi...
f99 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2187  30  2678  1476  1406  45  1  54  30  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号