EEWORLDEEWORLDEEWORLD

Part Number

Search

M5-192/104-5AC

Description
EE PLD, 7.5 ns, PQFP100
Categorysemiconductor    Programmable logic devices   
File Size536KB,47 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric View All

M5-192/104-5AC Overview

EE PLD, 7.5 ns, PQFP100

M5-192/104-5AC Parametric

Parameter NameAttribute value
Number of input and output buses74
Number of terminals100
Minimum operating temperature0.0 Cel
Maximum operating temperature70 Cel
stateTransferred
Programmable logic typeEE PLD
clock_frequency_max71.4 MHz
in_system_programmableYES
jesd_30_codeS-PQFP-G100
jtag_bsYES
Dedicated input quantity0.0
umber_of_macro_cells128
organize0 DEDICATED INPUTS, 74 I/O
Output functionMACROCELL
Packaging MaterialsPLASTIC/EPOXY
ckage_codeQFP
ckage_equivalence_codeQFP100,.63SQ,20
packaging shapeSQUARE
Package SizeFLATPACK
wer_supplies3.3
gation_delay7.5 ns
qualification_statusCOMMERCIAL
sub_categoryProgrammable Logic Devices
Rated supply voltage3.3 V
Minimum supply voltage3 V
Maximum supply voltage3.6 V
surface mountYES
CraftsmanshipCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal spacing0.5000 mm
Terminal locationQUAD
dditional_feature128 MACROCELLS
MACH 5 CPLD Family
Fifth Generation MACH Architecture
FEATURES
x
High logic densities and I/Os for increased logic integration
x
x
x
x
x
x
x
— 128 to 512 macrocell densities
— 68 to 256 I/Os
Wide selection of density and I/O combinations to support most application needs
— 6 macrocell density options
— 7 I/O options
— Up to 4 I/O options per macrocell density
— Up to 5 density & I/O options for each package
Performance features to fit system needs
— 5.5 ns t
PD
Commercial, 7.5 ns t
PD
Industrial
— 182 MHz f
CNT
— Four programmable power/speed settings per block
Flexible architecture facilitates logic design
— Multiple levels of switch matrices allow for performance-based routing
— 100% routability and pin-out retention
— Synchronous and asynchronous clocking, including dual-edge clocking
— Asynchronous product- or sum-term set or reset
— 16 to 64 output enables
— Functions of up to 32 product terms
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— IEEE 1149.1 compliant for boundary scan testing
— 3.3-V & 5-V in-system programmable via IEEE 1149.1 Boundary Scan Test Access Por
— PCI compliant (-5/-6/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system design
— Bus-Friendly™ Inputs & I/Os
— Individual output slew rate control
— Hot socketing
— Programmable security bit
Advanced E
2
CMOS process provides high performance, cost effective solutions
Supported by ispDesignEXPERT™ software for rapid logic development
— Supports HDL design methodologies with results optimized for MACH 5 devices
— Flexibility to adapt to user requirements
— Software partnerships that ensure customer success
Lattice and Third-party hardware programming support
— LatticePRO™ software for in-system programmability support on PCs and Automat
Equipment
— Programming support on all major programmers including Data I/O, BP Microsystem
and System General
Publication#
20446
Amendment/
0
Rev:
I
Issue Date:
September 2000
How to use Verilog to find the number of leading zeros in a 32-bit number
I am a novice, I hope you seniors can write more details, hehe...
李卓 FPGA/CPLD
uci C programming test
uci C programming test can be done by vi a main.c file to do a simple test verification. #include #include#include #includeint main (int argc, char **argv) { struct uci_context *c; struct uci_ptr p; c...
wateras1 RF/Wirelessly
【RT-Thread Reading Notes】13. RT-Thread Learning Chapters 24-26 Reading Notes
[i=s]This post was last edited by Media Student on 2019-5-12 16:10[/i] [md]#[color=#9932cc]Chapter 24 Memory Management[/color]#[/md] [p=24, null, left][color=rgb(64, 64, 64)][backcolor=rgb(252, 252, ...
传媒学子 Real-time operating system RTOS
Renesas CPK-RA6M4 Development Board Review - Building Environment & UART
Evaluation background:First of all, I would like to thank the forum for providing me with the opportunity to conduct this review. I have been using Renesas RX series chips before. Recently, Renesas ha...
chen@peng Renesas Electronics MCUs
Problems with adding common serial port driver to wince5.0
My development board is Samsung's s3c2410a, the bsp package is provided by the manufacturer, and the operating system is wince5.0. There are two serial ports on the board, one is the debug serial port...
fengjia Embedded System
Watch a program!!!
I wrote this program in keil c. It is a subroutine. All other programs passed except this one. It cannot be compiled, but the program does not report the specific error. Please take a look. I need it ...
guowangguo Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1072  2825  887  1697  1250  22  57  18  35  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号