EEWORLDEEWORLDEEWORLD

Part Number

Search

M4A5-96/48-55VC

Description
EE PLD, 5.5 ns, PQFP100
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,13 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric View All

M4A5-96/48-55VC Overview

EE PLD, 5.5 ns, PQFP100

M4A5-96/48-55VC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerLattice
package instructionLFQFP, QFP100,.63SQ,20
Reach Compliance Code_compli
ECCN codeEAR99
Other featuresYES
maximum clock frequency105 MHz
In-system programmableYES
JESD-30 codeS-PQFP-G100
JESD-609 codee0
JTAG BSTYES
length14 mm
Humidity sensitivity level3
Dedicated input times4
Number of I/O lines48
Number of macro cells96
Number of terminals100
Maximum operating temperature70 °C
Minimum operating temperature
organize4 DEDICATED INPUTS, 48 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP100,.63SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)240
power supply5 V
Programmable logic typeEE PLD
propagation delay5.5 ns
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width14 mm
PCB Layout Recommendations
for Leaded Packages
October 2013
Technical Note TN1257
Introduction
This document provides general PCB layout guidance for Lattice QFP (Quad Flat Package) and QFN (Quad Flat
No Lead) products. Table 1 below lists the common nomenclature for different types of packages. As it is antici-
pated that users may have specific PCB design rules and requirements, the recommendations made herein should
be considered as reference guidelines only.
When designing a PCB for a QFN or QFP package, the following primary factors can affect the successful package
mounting on the board:
• Perimeter Land Pad and Trace Design
• Stencil design
• Type of vias
• Board thickness
• Lead finish on the package
• Surface finish on the board
• Type of solder paste
• Reflow profile
Table 1. Leaded Package Types
Package Type
QFN
DR-QFN
QFP
PQFP
TQFP
Description
Quad Flat No Lead.
Plastic package with flat lead frame base coplanar along its bottom side.
Dual Row-Quad Flat No Lead.
QFN package that has two row staggered contacts.
Quad Flat Package.
Plastic package with “gull wing” leads extending from four sides of the body.
Plastic Quad Flat Package.
QFP with body thickness from 2.0mm and above.
Thin Quad Flat Package.
QFP with thin body profile typical at 1.40mm and 1.0mm.
© 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
tn1257_01.3

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2296  626  1837  1017  1810  47  13  37  21  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号