EEWORLDEEWORLDEEWORLD

Part Number

Search

5962H9684501QYX

Description
Dual-Port SRAM, 4KX8, 45ns, CMOS, FP-68
Categorystorage    storage   
File Size496KB,21 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962H9684501QYX Overview

Dual-Port SRAM, 4KX8, 45ns, CMOS, FP-68

5962H9684501QYX Parametric

Parameter NameAttribute value
Parts packaging codeQFP
package instructionQFF,
Contacts68
Reach Compliance Codeunknown
ECCN code3A001.A.1.A
Maximum access time45 ns
JESD-30 codeS-XQFP-F68
JESD-609 codee0/e4
length24.13 mm
memory density32768 bit
Memory IC TypeDUAL-PORT SRAM
memory width8
Number of functions1
Number of terminals68
word count4096 words
character code4000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize4KX8
Package body materialUNSPECIFIED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.286 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD/GOLD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationQUAD
total dose1M Rad(Si) V
width24.13 mm
Base Number Matches1
Standard Products
UT7C138/139 4Kx8/9 Radiation-Hardened
Dual-Port Static RAM with Busy Flag
Data Sheet
January 2002
FEATURES
q
45ns and 55ns maximum address access time
q
Asynchronous operation for compatibility with industry-
standard 4K x 8/9 dual-port static RAM
q
CMOS compatible inputs, TTL/CMOS compatible output
levels
q
Three-state bidirectional data bus
q
Low operating and standby current
q
Radiation-hardened process and design; total dose
irradiation testing to MIL-STD-883 Method 1019
- Total-dose: 1.0E6 rads(Si)
- Memory Cell LET threshold: 85 MeV-cm
2
/mg
q
q
- Latchup immune (LET >100 MeV-cm
2
/mg)
QML Q and QML V compliant part
Packaging options:
- 68-lead Flatpack
- 68-pin PGA
5-volt operation
Standard Microcircuit Drawing 5962-96845
INTRODUCTION
The UT7C138 and UT7C139 are high-speed radiation-
hardened CMOS 4K x 8 and 4K x 9 dual-port static RAMs.
Arbitration schemes are included on the UT7C138/139 to
handle situations when multiple processors access the same
memory location. Two ports provide independent,
asynchronous access for reads and writes to any location in
memory. The UT7C138/139 can be utilized as a stand-alone
32/36-Kbit dual-port static RAM or multiple devices can be
combined in order to function as a 16/18-bit or wider master/
slave dual-port static RAM. For applications that require
depth expansion, the BUSY pin is open-collector allowing
for wired OR circuit configuration. An M/S pin is provided
for implementing 16/18-bit or wider memory applications
without the need for separate master and slave devices or
additional discrete logic. Application areas include
interprocessor/multiprocessor designs, communications,
and status buffering.
Each port has independent control pins: chip enable (CE),
read or write enable (R/W), and output enable ( OE). BUSY
signals that the port is trying to access the same location
currently being accessed by the other port.
R/ W
R
CE
R
OE
R
q
q
R/ W
L
CE
L
OE
L
A
11L
A
10L
I/O
8L
(7C139)
I/O
7L
I/O
0L
BUSY
L
A
9L
ROW
SELECT
MEMORY
ARRAY
ROW
SELECT
A
11R
A
10R
I/O
8R
(7C139)
COL
SEL
COLUMN
I/O
COLUMN
I/O
COL
SEL
I/O
7R
I/O
0R
BUSY
R
A
9R
A
0L
M/S
ARBITRATION
A
0R
Figure 1. Logic Block Diagram
#Meet friends by dismantling# Dismantle two small devices, small scale + pH meter
[i=s]This post was last edited by strong161 on 2016-7-26 12:42[/i] [size=4] I am here to participate in an event. I have been itching to try these things, and when I saw that there was an event in the...
strong161 DIY/Open Source Hardware
Easy Power Learning Experience
I have heard of Easy Power Supply a long time ago. It can be said that it provides a solution for small package power supply. At the same time, TI also provides various indicators and Bode diagrams un...
zca123 Analogue and Mixed Signal
Infrared alarm circuit diagram
[i=s]This post was last edited by fish001 on 2020-2-9 17:55[/i]Infrared alarm, its working principle is introduced belowAfter installing the detector in the area that needs to be guarded (such as the ...
fish001 Analogue and Mixed Signal
Altera FPGA clock output problem
Sometimes FPGA needs to output clock to external chips , such as controlling SDRAM, or the accompanying clock of high-speed serdes module . I want to know what are the requirements for selecting clock...
eeleader FPGA/CPLD
EEWORLD University ---- Huawei IOT Internet of Things Tutorial
Huawei IOT Internet of Things Tutorial : https://training.eeworld.com.cn/course/26684Huawei IOT Internet of Things Video Tutorial...
桂花蒸 MCU
PCB footprint library
Drawing is indispensable to package library. Now I will give you one. Haha...
yuandayuan6999 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 57  1045  908  1872  934  2  22  19  38  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号