EEWORLDEEWORLDEEWORLD

Part Number

Search

5962H9675301QCA

Description
Low Skew Clock Driver, ACT Series, 1 True Output(s), 0 Inverted Output(s), CMOS, CDIP14, CERAMIC, SIDE-BRAZED, DIP-14
Categorylogic    logic   
File Size242KB,12 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962H9675301QCA Overview

Low Skew Clock Driver, ACT Series, 1 True Output(s), 0 Inverted Output(s), CMOS, CDIP14, CERAMIC, SIDE-BRAZED, DIP-14

5962H9675301QCA Parametric

Parameter NameAttribute value
Parts packaging codeDIP
package instructionDIP,
Contacts14
Reach Compliance Codeunknown
ECCN code3A001.A.1.A
seriesACT
Input adjustmentDIFFERENTIAL
JESD-30 codeR-CDIP-T14
JESD-609 codee0
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals14
Actual output times1
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
propagation delay (tpd)16 ns
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
total dose1M Rad(Si) V
width7.62 mm
minfmax24 MHz
Base Number Matches1
Standard Products
UT54ACTS220
Clock and Wait-State Generation Circuit
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 14-pin DIP
- 14-lead flatpack
UT54ACTS220 - SMD 5962-96753
DESCRIPTION
The UT54ACTS220 is designed to be a companion chip to
UTMC’s UT69151 SμMMIT family for the purpose of gener-
ating clock and wait-state signals. The device contains a divide
by two circuit that accepts TTL input levels and drives CMOS
output buffers. The chip accepts a 48MHz clock and generates
a 24MHz clock. The 48MHz clock can have a duty cycle that
varies by
±
20%. The UT54ACT220 generates a 24MHz clock
with a
±
5% duty cycle variation. The wait-state circuit generates
a single wait-state by delaying the falling edge of DTACK into
the SμMMIT. The clock/timing device generates DTACK from
the falling edge of input RCS which is synchronized by the fall-
ing edge of 24MHz. The SμMMIT drives inputs RCS and
DMACK.
The devices are characterized over full military temperature
range of -55°C to +125°C.
LOGIC SYMBOL
MRST
48MHz
RCS
DMACK
(10)
(6)
(9)
(8)
S
CTR1
SRG2
1D
S
(11)
(12)
DTACK
(13)
PINOUTS
14-Pin DIP
Top View
NC
CLKOUT
CLKOUT
CLKIN
NC
48MHz
V
SS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
DD
24MHz
DTACK
TEST
MRST
RCS
DMACK
14-Lead Flatpack
Top View
NC
CLKOUT
CLKOUT
CLKIN
NC
48MHz
V
SS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
DD
24MHz
DTACK
TEST
MRST
RCS
DMACK
24MHz
TEST
(2)
CLKIN
(4)
(3)
CLKOUT
CLKOUT
Note:
1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC
Publication 617-12.
1
When compiling this code with C++6.0, the memory cannot be written. Can anyone give me a solution?
#includeiostream.h#includestring.hvoid main(){char *buffer="abcd,efg";char *pComma; pComma = strchr(buffer, ',');*pComma =0;coutbuffer;}The problem is that *pComma = 0, but I don't know how to solve i...
zhangle0922 Linux and Android
Electromagnetic interference is no small matter, EMI prize survey is launched!
TI helps you design your power supply!EMI (Electromagnetic Interference) - A critical factor that is becoming increasingly important in electronic systems, especially in applications such as automotiv...
dancerzj Power technology
Help experts, about the problem of tilt sensor in the Netherlands
Because its digital output jumps a lot, I can't determine the 11-bit digital output corresponding to different angles. Can someone who has measured it give me a table (the data sheet is incomplete)...
xdsg Embedded System
Power strip with USB, is the brand you use safe? CCTV reveals the answer!
[i=s]This post was last edited by qwqwqw2088 on 2017-11-8 22:28[/i]Technology is developing, and life is improving. This progress is reflected in every little thing around us. For example, today's pow...
qwqwqw2088 Analogue and Mixed Signal
The process of WEBENCH design +3.3V/3A 5V/3A 2.5V/3A output conversion circuit
Input: 7 to 12V Output 3.3V/3A 5V/3A 2.5V/3A output conversion circuit design steps Step 1, input and output configuration, submit project requirementsStep 2, optimize the project and prepare for view...
youzizhile Analogue and Mixed Signal
Eight things a woman should do every day to be beautiful
1. Two glasses of boiled water in the morning and evening   Drinking a glass of water on an empty stomach in the morning can clean the intestines and replenish the water lost during the night; drinkin...
gaoyanmei Talking

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1573  210  2896  2265  2144  32  5  59  46  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号