EEWORLDEEWORLDEEWORLD

Part Number

Search

IDTCSPU877BVG

Description
PLL Based Clock Driver, CSPU877 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, GREEN, VFBGA-52
Categorylogic    logic   
File Size136KB,13 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

IDTCSPU877BVG Overview

PLL Based Clock Driver, CSPU877 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, GREEN, VFBGA-52

IDTCSPU877BVG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionGREEN, VFBGA-52
Contacts52
Reach Compliance Codecompliant
ECCN codeEAR99
seriesCSPU877
Input adjustmentDIFFERENTIAL
JESD-30 codeR-XBGA-B52
JESD-609 codee1
length7 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.009 A
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals52
Actual output times10
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeVFBGA
Encapsulate equivalent codeBGA56,6X10,25
Package shapeRECTANGULAR
Package formGRID ARRAY, VERY THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply1.8 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.04 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch0.65 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width4.5 mm
minfmax340 MHz
Base Number Matches1
IDTCSPU877
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
1.8V PHASE LOCKED LOOP
DIFFERENTIAL 1:10 SDRAM
CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDTCSPU877
• 1 to 10 differential clock distribution
• Optimized for clock distribution in DDR2 (Double Data Rate)
SDRAM applications
• Operating frequency: 125MHz to 270MHz
• Very low skew:
40ps
• Very low jitter:
40ps
• 1.8V AV
DD
and 1.8V V
DDQ
• CMOS control signal input
• Test mode enables buffers while disabling PLL
• Low current power-down mode
• Tolerant of Spread Spectrum input clock
• Available in 52-Ball VFBGA and 40-pin VFQFPN packages
APPLICATIONS:
• Meets or exceeds JEDEC standard 82-8 for registered DDR2
clock driver
• Along with SSTU32864/A, DDR2 register, provides complete
solution for DDR2 DIMMs
The CSPU877 is a PLL based clock driver that acts as a zero delay buffer
to distribute one differential clock input pair(CLK,
CLK
) to 10 differential
output pairs (Y
[0:9]
, Y
[0:9]
) and one differential pair of feedback clock output
(FBOUT,
FBOUT).
External feedback pins (FBIN,
FBIN)
for synchronization
of the outputs to the input reference is provided. OE, OS, and A
VDD
control the
power-down and test mode logic. When A
VDD
is grounded, the PLL is turned
off and bypassed for test mode purposes. When the differential clock inputs
(CLK,
CLK)
are both at logic low, this device will enter a low power-down mode.
In this mode, the receivers are disabled, the PLL is turned off, and the output
clock drivers are disabled, resulting in a current consumption device of less than
500µA.
The CSPU877 requires no external components and has been optimised
for very low phase error, skew, and jitter, while maintaining frequency and duty
cycle over the operating voltage and temperature range. The CSPU877,
designed for use in both module assemblies and system motherboard based
solutions, provides an optimum high-performance clock source.
The CSPU877 is available in Commercial Temperature Range (0°C to
+70°C). See Ordering Information for details.
FUNCTIONAL BLOCK DIAGRAM
OE
OS
AV
DD
LD or OE
POWER
DOWN
AND
LD, OS, or OE
TEST
MODE
PLL BYPASS
LOGIC
LD
Y0
Y0
Y1
Y1
Y2
Y2
Y3
Y3
Y4
Y4
CLK
CLK
10KΩ - 100KΩ
FBIN
FBIN
PLL
Y5
Y5
Y6
Y6
Y7
Y7
Y8
Y8
Y9
NOTE:
The Logic Detect (LD) powers down the device when a logic LOW is applied to both CLK and
CLK.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
Y9
FBOUT
FBOUT
COMMERCIAL TEMPERATURE RANGE
1
c
2003
Integrated Device Technology, Inc.
AUGUST 2003
DSC-5962/34

IDTCSPU877BVG Related Products

IDTCSPU877BVG IDTCSPU877NL
Description PLL Based Clock Driver, CSPU877 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, GREEN, VFBGA-52 PLL Based Clock Driver, CSPU877 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PQCC40, PLASTIC, VFQFPN-40
Is it Rohs certified? conform to incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code BGA QFN
package instruction GREEN, VFBGA-52 HVQCCN, LCC40,.24SQ,20
Contacts 52 40
Reach Compliance Code compliant _compli
series CSPU877 CSPU877
Input adjustment DIFFERENTIAL DIFFERENTIAL
JESD-30 code R-XBGA-B52 S-PQCC-N40
JESD-609 code e1 e0
length 7 mm 6 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
MaximumI(ol) 0.009 A 0.009 A
Humidity sensitivity level 3 3
Number of functions 1 1
Number of terminals 52 40
Actual output times 10 10
Maximum operating temperature 70 °C 70 °C
Output characteristics 3-STATE 3-STATE
Package body material UNSPECIFIED PLASTIC/EPOXY
encapsulated code VFBGA HVQCCN
Encapsulate equivalent code BGA56,6X10,25 LCC40,.24SQ,20
Package shape RECTANGULAR SQUARE
Package form GRID ARRAY, VERY THIN PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 NOT SPECIFIED
power supply 1.8 V 1.8 V
Certification status Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.04 ns 0.04 ns
Maximum seat height 1 mm 1 mm
Maximum supply voltage (Vsup) 1.9 V 1.9 V
Minimum supply voltage (Vsup) 1.7 V 1.7 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL
Terminal surface TIN SILVER COPPER Tin/Lead (Sn85Pb15)
Terminal form BALL NO LEAD
Terminal pitch 0.65 mm 0.5 mm
Terminal location BOTTOM QUAD
Maximum time at peak reflow temperature 30 NOT SPECIFIED
width 4.5 mm 6 mm
minfmax 340 MHz 340 MHz

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1317  746  286  1513  771  27  16  6  31  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号