EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-63925D2-401Y

Description
Mil-Std-1553 Controller, CMOS
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size824KB,49 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-63925D2-401Y Overview

Mil-Std-1553 Controller, CMOS

BU-63925D2-401Y Parametric

Parameter NameAttribute value
MakerData Device Corporation
Reach Compliance Codecompliant
technologyCMOS
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-63825
SPACE LEVEL MIL-STD-1553
BC/RT/MT
ADVANCED COMMUNICATION ENGINE
(SP’ACE II) TERMINAL
FEATURES
Make sure the next
Card you purchase
has...
®
Direct Replacement for BU-61582
and BU-61583
Radiation Tolerant & Radiation
Hardened Versions
Fully Integrated 1553 Terminal
Flexible Processor Interface
16K x 16 Internal RAM
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Intelligent RT Data Buffering
Ceramic Package
DESCRIPTION
The BU-63825(925) is a fully hardware & software compatible, direct
drop-in replacement for the BU-61582(83).
DDC’s BU-63825(925) Space Advanced Communication Engine
(Sp’ACE II) is a radiation hardened version of the BU-61580(81) ACE
terminal. DDC supplies the BU-63825 with enhanced screening for
space and other high reliability applications.
The BU-63825 provides a complete integrated BC/RT/MT interface
between a host processor and a MIL-STD-1553 bus. The
BU-63825(925) provides functional and software compatibility with
the standard BU-61580(81) product and is packaged in the same 1.9
square-inch package footprint.
As an option, DDC can supply the BU-63825 with space level screen-
ing. This entails enhancements in the areas of element evaluation
and screening procedures for active and passive elements, as well as
the manufacturing and screening processes used in producing the
terminals.
The BU-63825 integrates dual transceiver, protocol, memory man-
agement and processor interface logic, and 16K words of RAM in the
choice of 70-pin DIP or flat pack packages. Transceiverless versions
may be used with an external electrical or fiber optic transceiver.
To minimize board space and ‘glue’ logic, the Sp’ACE II terminals
provide flexibility in interfacing to a host processor and internal/exter-
nal RAM.
Multiple Ordering Options;
+5V (Only)
+5V/-15V
+5V/-12V
+5V/Transceiverless
+5V (Only, with Transmit Inhibits)
WARNING: ITAR CONTROLLED PRODUCT
The product(s) referenced on this data sheet or product
brief and certain related technical data is subject to the
U.S. Department of State International Traffic in Arms
Regulations (ITAR) 22 CFR 120-130 and may not be
exported without the appropriate prior authorization from
the Directorate of Defense Trade Controls, United States
Department of State. This datasheet includes only basic
marketing information on the function of the product and
therefore is not considered technical data as defined in
22CFR 120.10.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
© 2005 Data Device Corporation
2012 Hubei Electronic Competition Questions
[i=s]This post was last edited by paulhyde on 2014-9-15 03:40[/i] Welcome to discuss...
kiwiQ Electronics Design Contest
When debugging my afx file in axd, there is no valid assembly code?
Use axd to load other people's afx files, and you can see the assembly code. I compiled the code, and there is no assembly code when using armlink hello -o hello.afx. How can I make my own afx file de...
z2008h Embedded System
dxp2004 learning
I have just started learning dxp2004, but there are many things I don’t understand. Does anyone have any recommended reference books or materials?...
杨谨怿 PCB Design
[Design Tool] OpenOCD internal Jtag layer core code
OpenOCD internal Jtag layer core code. OpenOCD allows users to simulate Verilog through C code....
GONGHCU FPGA/CPLD
Our 9854 chip is made of an adapter board, is that ok? !
[i=s]This post was last edited by paulhyde on 2014-9-15 03:28[/i] Does anyone know that our AD9854 chip is first soldered on the adapter board, and then the peripheral PCB (with 2013) base is drawn an...
armahc Electronics Design Contest
On the value of RC in the filter circuit
I used TLC2254CN to make a 9HZ second-order low-pass filter, and got the RC product by f=1/(2pi×RC), but how do I calculate the specific value? Different values will have different effects, right?...
皇极F1 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1692  2140  1028  2778  2467  35  44  21  56  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号