EEWORLDEEWORLDEEWORLD

Part Number

Search

5962P0053603VYC

Description
Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, CERAMIC, DFP-36
Categorystorage    storage   
File Size139KB,16 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962P0053603VYC Overview

Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, CERAMIC, DFP-36

5962P0053603VYC Parametric

Parameter NameAttribute value
Parts packaging codeDFP
package instructionQFF,
Contacts36
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Maximum access time20 ns
JESD-30 codeR-CDFP-F36
JESD-609 codee4
length25.4 mm
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals36
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize512KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height2.98 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationDUAL
total dose30k Rad(Si) V
width15.24 mm
Base Number Matches1
Standard Products
QCOTS
TM
UT9Q512E 512K x 8 SRAM
Data Sheet
April 11, 2007
FEATURES
20ns maximum (5 volt supply) address access time
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
TTL compatible inputs and output levels, three-state
bidirectional data bus
Typical radiation performance
- Total dose: 50krads
- SEL Immune 110 MeV-cm
2
/mg
- SEU LET
TH
(0.25) = 52 cm
2
MeV
- Saturated Cross Section (cm
2
) per bit, 2.8E-8
-<1.1E-9 errors/bit-day, Adams 90% worst case
environment geosynchronous orbit
Packaging:
- 36-lead ceramic flatpack (3.831 grams)
Standard Microcircuit Drawing 5962-00536
- QML Vand Q compliant part
INTRODUCTION
The QCOTS
TM
UT9Q512E Quantified Commercial Off-the-
Shelf product is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory expansion
is provided by an active LOW Chip Enable (E), an active LOW
Output Enable (G), and three-state drivers.
Writing to the device is accomplished by taking Chip Enable (E)
input LOW and Write Enable (W) inputs LOW. Data on the eight
I/O pins (DQ
0
through DQ
7
) is then written into the location
specified on the address pins (A
0
through A
18
). Reading from
the device is accomplished by taking Chip Enable (E) and
Output Enable (G) LOW while forcing Write Enable (W) HIGH.
Under these conditions, the contents of the memory location
specified by the address pins will appear on the I/O pins.
The eight input/output pins (DQ
0
through DQ
7
) are placed in a
high impedance state when the device is deselected (E) HIGH),
the outputs are disabled (G HIGH), or during a write operation
(E LOWand W LOW).
Clk. Gen.
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
Pre-Charge Circuit
Row Select
Memory Array
1024 Rows
512x8 Columns
I/O Circuit
Column Select
Data
Control
CLK
Gen.
A10
A11
A12
A13
A14
A15
A16
A17
A18
DQ
0
- DQ
7
E
W
G
Figure 1. UT9Q512E SRAM Block Diagram
1
Comments on Infineon's "Smart Microgrid System (PV Inverter/Energy Storage, etc.)"
This course focuses on the current hot electric vehicle charging stations and solar energy storage systems. The development trends and device recommendations of the two applications are introduced res...
soso Power technology
Omron's high-frequency RFID devices comply with RoHS green environmental protection directives
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:00[/i]...
Felix Mobile and portable
NIOS II Development FAQs (1)
1. How to assign pins in TCL script source .tcl has some problems: # source stratix_pin_assign.tcl couldn't read file "stratix_pin_assign.tcl": no such file or directory Answer: From the Tools menu se...
guangqiji FPGA/CPLD
Design of a Class E RF Power Amplifier with High Efficiency and Low Harmonic Distortion
In recent years, with the rapid development of wireless communications, the core part of wireless communications, wireless transceivers, has increasingly required lower power consumption, higher effic...
小猪 Analog electronics
Playing with Zynq Serial 5 - Overview of Online Board-Level Debugging Based on Vivado
Vivado Online Debug Overview There are many ways to debug FPGA board level, and debugging with the help of conventional oscilloscopes and logic analyzers is the most typical method. As shown in Figure...
ove学习使我快乐 FPGA/CPLD
[TI recommended course] #[High Precision Lab] Isolation: Isolated Gate Drivers#
//training.eeworld.com.cn/TI/show/course/4869...
liubingyue TI Technology Forum

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1062  798  1430  2374  765  22  17  29  48  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号