EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161ZV18AGT-300IT

Description
ZBT SRAM, 1MX18, 5ns, CMOS, PQFP100, TQFP-100
Categorystorage    storage   
File Size726KB,35 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8161ZV18AGT-300IT Overview

ZBT SRAM, 1MX18, 5ns, CMOS, PQFP100, TQFP-100

GS8161ZV18AGT-300IT Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 codeR-PQFP-G100
JESD-609 codee3
length20 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.6 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfacePURE MATTE TIN
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
Preliminary
GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait read-
write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
synchronous control of the output drivers and turn the RAM's output
drivers off at any time. Write cycles are internally self-timed and
initiated by the rising edge of the clock input. This feature eliminates
complex off-chip write pulse generation required by asynchronous
SRAMs and simplifies input signal timing.
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
may be configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in addition to the
rising-edge-triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read cycles,
pipelined SRAM output data is temporarily stored by the edge
triggered output register during the access cycle and then released to
the output drivers at the next rising edge of clock.
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
is implemented with GSI's high performance CMOS technology and
is available in JEDEC-standard 100-pin TQFP and 165-bump FP-
BGA packages.
Functional Description
The GS8161ZV18A(T/D)/GS8161ZV32A(D)/GS8161ZV36A(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like
ZBT, NtRAM, NoBL or other pipelined read/double late write or flow
through read/single late write SRAMs, allow utilization of all
available bus bandwidth by eliminating the need to insert deselect
cycles when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and read/
write control inputs are captured on the rising edge of the input clock.
Burst order control (LBO) must be tied to a power rail for proper
operation. Asynchronous inputs include the Sleep mode enable, ZZ
and Output Enable. Output Enable can be used to override the
Parameter Synopsis
-350
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
1.8
2.85
395
455
4.5
4.5
270
305
-333
2.0
3.0
370
430
4.7
4.7
250
285
-300
2.2
3.3
335
390
5.0
5.0
230
270
-250
2.3
4.0
280
330
5.5
5.5
210
240
-200
2.7
5.0
230
270
6.5
6.5
185
205
-150
3.3
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/35
© 2003, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
Why can't my DSP program enter the interrupt?
The DSP used is TMS320C6745, and the program is for receiving SPI1. When running, it cannot enter the SPI receiving interrupt program, and always stops at while(1) in the main program, and cannot ente...
wxr7891 DSP and ARM Processors
Provide FPGA PCIe PCI and other solutions
Provide FPGA PCIe PCI and other solutions, including hardware and software windows drivers, and undertake various FPGA board development QQ13141504...
tomdong074 FPGA/CPLD
stm32L452 project file - start with lighting
L452 project template, the main inside is to flip a light, if it is the same development board, just flip it directly. If not, you can connect a light to PA5[b][color=#5E7384]This content is created b...
xutong stm32/stm8
【Atmel SAM D21】Trial experience_The first IAR project
[b]IAR's first project[/b] Let's talk about the Cortex-M0 processor first... It feels like there are so many of them that it's a bit common, NXP, Cypress, Silicon Labs, ST, etc. ({:1_122:} TI doesn't ...
zgbkdlm MCU
【LPC54102】MENLY color screen optimization + BMP display + FFT display + Julia fractal
[i=s]This post was last edited by weizhongc on 2015-4-25 17:59[/i] It has been many days since the MENLY board was released. I started playing with it when I had some free time. Although many drivers ...
weizhongc NXP MCU
90% new SEED-DEC6713 development board TMS320C6713, market price 3960, current price 2000, urgent sale
Features SEED-DEC6713 is a new member of the DEC series developed by our company. SEED-DECxxxx series embedded DSP development boards are based on modular, bus-type, open, and serialized design ideas,...
byronchris DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 455  1515  2394  1958  971  10  31  49  40  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号