EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT7027L35GB

Description
32K X 16 DUAL-PORT SRAM, 20 ns, PQFP100
Categorystorage   
File Size162KB,19 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

IDT7027L35GB Overview

32K X 16 DUAL-PORT SRAM, 20 ns, PQFP100

IDT7027L35GB Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals100
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage5.5 V
Minimum supply/operating voltage4.5 V
Rated supply voltage5 V
maximum access time20 ns
Processing package descriptionTQFP-100
stateACTIVE
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeFLATPACK, LOW PROFILE, FINE PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingtin lead
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelINDUSTRIAL
memory width16
organize32K × 16
storage density524288 deg
operating modeASYNCHRONOUS
Number of digits32768 words
Number of digits32K
Memory IC typedual-port static random access memory
serial parallelparallel
HIGH-SPEED
32K x 16 DUAL-PORT
STATIC RAM
Features
x
x
IDT7027S/L
x
x
x
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed access
– Military: 25/35/55ns (max)
– Industrial: 25ns (max.)
– Commercial: 20/25/35/55ns (max.)
Low-power operation
– IDT7027S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7027L
Active: 750mW (typ.)
Standby: 1mW (typ.)
Separate upper-byte and lower-byte control for bus
matching capability.
Dual chip enables allow for depth expansion without
x
x
x
x
x
x
x
x
x
external logic
IDT7027 easily expands data bus width to 32 bits or more
using the Master/Slave select when cascading more than
one device
M/S = V
IH
for
BUSY
output flag on Master,
M/S = V
IL
for
BUSY
input on Slave
Busy and Interrupt Flags
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 5V (±10%) power supply
Available in 100-pin Thin Quad Flatpack (TQFP) and 108-pin
Ceramic Pin Grid Array (PGA)
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
R/
W
L
UB
L
CE
0L
CE
1L
OE
L
LB
L
R/
W
R
UB
R
CE
0R
CE
1R
OE
R
LB
R
I/O
8-15L
I/O
0-7L
BUSY
L
(1,2)
A
14L
A
0L
32Kx16
MEMORY
ARRAY
7027
I/O
Control
I/O
Control
I/O
8-15R
I/O
0-7R
BUSY
R
A
14R
A
0R
(1,2)
.
Address
Decoder
A
14L
A
0L
CE
0L
CE
1L
OE
L
R/W
L
Address
Decoder
A
14R
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
A
0R
CE
0R
CE
1R
OE
R
R/W
R
SEM
R
(2)
INT
R
3199 drw 01
SEM
L
INT
L
(2)
M/S
(2)
NOTES:
1.
BUSY
is an input as a Slave (M/S=V
IL
) and an output as a Master (M/S=V
IH
).
2.
BUSY
and
INT
are non-tri-state totem-pole outputs (push-pull).
MAY 2000
DSC 3199/7
1
©2000 Integrated Device Technology, Inc.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2757  1155  2277  366  12  56  24  46  8  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号