EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT71V432S6PFI

Description
32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect
File Size238KB,17 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT71V432S6PFI Overview

32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect

32K x 32 CacheRAM™
3.3V Synchronous SRAM
Burst Counter
Single Cycle Deselect
Features
IDT71V432
32K x 32 memory configuration
Supports high-performance system speed:
Commercial and Industrial:
— 5ns Clock-to-Data Access (100MHz)
— 6ns Clock-to-Data Access (83MHz)
Single-cycle deselect functionality (Compatible with
Micron Part # MT58LC32K32D7LG-XX)
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW),
byte write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
Operates with a single 3.3V power supply (+10/-5%)
Packaged in a JEDEC Standard 100-pin rectangular
plastic thin quad flatpack (TQFP)
Green parts available, see ordering information
Functional Block Diagram
LBO
ADV
CE
Burst
Sequence
INTERNAL
ADDRESS
CLK
ADSC
ADSP
CLK EN
ADDRESS
REGISTER
Byte 1
Write Register
Binary
Counter
CLR
2
Burst
Logic
15
A
0
*
A
1
*
32K x 32
BIT
MEMORY
ARRAY
.
32
A
0
, A
1
15
2
A
2
–A
14
32
A
0
–A
14
GW
BWE
BW
1
15
Byte 1
Write Driver
Byte 2
Write Register
8
Byte 2
Write Driver
BW
2
Byte 3
Write Register
8
Byte 3
Write Driver
BW
3
Byte 4
Write Register
8
Byte 4
Write Driver
BW
4
8
OUTPUT
REGISTER
CE
CS
0
CS
1
D
Q
Enable
Register
DATA INPUT
REGISTER
CLK EN
ZZ
Powerdown
D
Q
Enable
Delay
Register
OUTPUT
BUFFER
OE
32
I/O
0
–I/O
31
3104 drw 01
OCTOBER 2014
1
©2014 Integrated Device Technology, Inc.
DSC-3104/08

IDT71V432S6PFI Related Products

IDT71V432S6PFI IDT71V432 IDT71V432S5PF IDT71V432S5PFI IDT71V432S6PF IDT71V432S7PF IDT71V432S7PFI 71V432S5PFG8 71V432S6PFG8
Description 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect 32K x 32 CacheRAM 3.3V Synchronous SRAM Burst Counter Single Cycle Deselect IC SRAM 1M PARALLEL 100TQFP IC SRAM 1M PARALLEL 100TQFP

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 462  1475  89  2690  1945  10  30  2  55  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号