EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V2103L5BCI

Description
256K X 18 OTHER FIFO, 5 ns, PBGA100
Categorystorage   
File Size435KB,46 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

IDT72V2103L5BCI Overview

256K X 18 OTHER FIFO, 5 ns, PBGA100

IDT72V2103L5BCI Parametric

Parameter NameAttribute value
maximum clock frequency133 MHz
Number of functions1
Number of terminals100
Minimum operating temperature-40 Cel
Maximum operating temperature85 Cel
Rated supply voltage3.3 V
Minimum supply/operating voltage3.15 V
Maximum supply/operating voltage3.45 V
Processing package description11 X 11 MM, 1 MM PITCH, BGA-100
each_compliYes
stateActive
sub_categoryFIFOs
ccess_time_max5 ns
cycle7.5 ns
jesd_30_codeS-PBGA-B100
jesd_609_codee0
storage density4.72E6 bi
Memory IC typeOTHER FIFO
memory width18
Spare memory width9
moisture_sensitivity_level3
Number of digits262144 words
Number of digits256K
operating modeSYNCHRONOUS
organize256KX18
Output enableYES
Packaging MaterialsPLASTIC/EPOXY
ckage_codeLBGA
ckage_equivalence_codeBGA100,10X10,40
packaging shapeSQUARE
Package SizeGRID ARRAY, LOW PROFILE
serial parallelPARALLEL
eak_reflow_temperature__cel_225
wer_supplies__v_3.3
qualification_statusCOMMERCIAL
seated_height_max1.5 mm
standby_current_max0.0150 Am
Maximum supply voltage0.0350 Am
surface mountYES
CraftsmanshipCMOS
Temperature levelINDUSTRIAL
terminal coatingTIN LEAD
Terminal formBALL
Terminal spacing1 mm
Terminal locationBOTTOM
ime_peak_reflow_temperature_max__s_20
length11 mm
width11 mm
dditional_featureALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
NARROW BUS FIFO
131,072 x 18/262,144 x 9
262,144 x 18/524,288 x 9
IDT72V2103
IDT72V2113
FEATURES:
Choose among the following memory organizations:
IDT72V2103
131,072 x 18/262,144 x 9
IDT72V2113
262,144 x 18/524,288 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
7.5 ns read/write cycle time (5.0 ns access time)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V223/72V233/72V243/
72V253/72V263/72V273/72V283/72V293) family
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
131,072 x 18 or 262,144 x 9
262,144 x 18 or 524,288 x 9
WRITE POINTER
READ POINTER
BE
IP
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
**
*
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY
SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
6119 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2003
DSC-6119/10

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2207  1780  2414  1035  1095  45  36  49  21  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号