EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V36103L15PF

Description
3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING
File Size327KB,30 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT72V36103L15PF Overview

3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING

3.3 VOLT CMOS SyncFIFO
TM
WITH BUS-MATCHING
16,384 x 36
32,768 x 36
65,536 x 36
IDT72V3683
IDT72V3693
IDT72V36103
FEATURES
Memory storage capacity:
IDT72V3683 – 16,384 x 36
IDT72V3693 – 32,768 x 36
IDT72V36103 – 65,536 x 36
Clock frequencies up to 100 MHz (6.5 ns access time)
Clocked FIFO buffering data from Port A to Port B
IDT Standard timing (using
EF
and
FF)
or First Word Fall
Through Timing (using OR and IR flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
five default offsets (8, 16, 64, 256 and 1,024)
Serial or parallel programming of partial flags
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits
(byte)
Big- or Little-Endian format for word and byte bus sizes
Retransmit Capability
Reset clears data and configures FIFO, Partial Reset clears data
but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA and CLKB may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Easily expandable in width and depth
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Pin compatible with the lower density parts, IDT72V3623/
72V3633/72V3643/72V3653/72V3663/72V3673
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Port-A
Control
Logic
CLKA
CSA
W/RA
ENA
MBA
RS1
RS2
PRS
Bus-
Matching
Input
Register
Output
Register
FIFO1
Mail1,
Mail2,
Reset
Logic
36
36
RAM ARRAY
36
16,384 x 36
32,768 x 36
65,536 x 36
36
RT
RTM
FIFO
Retransmit
Logic
Write
Pointer
Read
Pointer
B
0
-B
35
A
0
-A
35
FF/IR
AF
Status Flag
Logic
EF/OR
AE
36
36
FS2
FS0/SD
FS1/SEN
Programmable Flag
Offset Registers
16
Timing
Mode
Port-B
Control
Logic
Mail 2
Register
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
FWFT
CLKB
CSB
W/RB
ENB
MBB
BE
BM
SIZE
4678 drw 01
COMMERICAL TEMPERATURE RANGE
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2003
1
DSC-4678/2

IDT72V36103L15PF Related Products

IDT72V36103L15PF IDT72V3683 IDT72V36103 IDT72V3693 IDT72V3683L10PF IDT72V36103L10PF IDT72V3683L15PF IDT72V3693L15PF IDT72V3693L10PF
Description 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING 3.3 VOLT CMOS SyncFIFO WITH BUS-MATCHING

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1699  2083  95  358  490  35  42  2  8  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号