IDT74ALVC1G00
3.3V CMOS SINGLE 2-INPUT POSITIVE-NAND GATE
EXTENDED COMMERCIAL TEMPERATURE RANGE
3.3V CMOS
SINGLE 2-INPUT
POSITIVE-NAND
GATE
FEATURES:
0.5 MICRON CMOS Technology
ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– 0.65mm pitch PSOP package
– Extended commercial range of – 40°C to + 85°C
– V
CC
= 3.3V ± 0.3V, Normal Range
– V
CC
= 1.65V to 3.6V, Extended Range
– V
CC
= 2.5V ± 0.2V
– CMOS power levels (0.4µ W typ. static)
– Rail-to-Rail output swing for increased noise margin
Drive Features for ALVC1G00:
– High Output Drivers: ±24mA
– Suitable for heavy loads
–
–
IDT74ALVC1G00
DESCRIPTION:
This single 2-input positive-NAND gate is built using advanced dual
metal CMOS technology. The ALVC1G00 is designed for 1.65V to
3.6V V
CC
operation and performs the Boolean function Y = A • B or Y
= A + B in positive logic.
The ALVC1G00 has been designed with a ±24mA output driver.
This driver is capable of driving a moderate to heavy load while
maintaining speed performance.
APPLICATIONS:
•
3.3V High Speed Systems
•
3.3V and lower voltage computing systems
FUNCTIONAL BLOCK DIAGRAM
1
4
2
PIN CONFIGURATION
A
Y
A
B
GND
1
2
3
5
V
CC
B
SO5-1
4
Y
PSOP
TOP VIEW
PIN DESCRIPTION
Pin Names
A, B
Y
Description
Data Inputs
Data Output
FUNCTION TABLE
(1)
Inputs
A
H
L
X
NOTE:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don’t Care
B
H
X
L
Output
Y
L
H
H
EXTENDED COMMERCIAL TEMPERATURE RANGE
1
c
1999 Integrated Device Technology, Inc.
FEBRUARY 2000
DSC-4739/-
IDT74ALVC1G00
3.3V CMOS SINGLE 2-INPUT POSITIVE-NAND GATE
EXTENDED COMMERCIAL TEMPERATURE RANGE
ABSOLUTE MAXIMUM RATING
Symbol
V
TERM(2)
V
TERM(3)
T
STG
I
OUT
I
IK
I
OK
I
CC
I
SS
Description
Terminal Voltage
with Respect to GND
Terminal Voltage
with Respect to GND
Storage Temperature
DC Output Current
Continuous Clamp Current,
V
I
< 0 or V
I
>
V
CC
Continuous Clamp Current, V
O
< 0
Continuous Current through
each V
CC
or GND
(1)
Unit
V
V
CAPACITANCE
(T
A
= +25
o
C, f = 1.0MHz)
Symbol
C
IN
C
OUT
Parameter
(1)
Input Capacitance
Output
Capacitance
I/O Port
Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
V
IN
= 0V
Typ.
5
7
7
Max.
7
9
9
Unit
pF
pF
pF
ALVC 1G Link
Max.
– 0.5 to + 4.6
–0.5 to
V
CC
+ 0.5
– 65 to + 150
– 50 to + 50
± 50
– 50
±100
C
I/O
°C
mA
mA
mA
mA
NOTE:
1. As applicable to the device type.
ALVC 1G Link
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM
RATINGS may cause permanent damage to the device. This is a
stress rating only and functional operation of the device at these or
any other conditions above those indicated in the operational sections
of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
2. V
CC
terminals.
3. All terminals except V
CC
.
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
Operating Condition: TA = – 40°C to +85°C, V
CC
= 2.3V to 3.6V
Symbol
V
IH
Parameter
Input HIGH Voltage Level
V
CC
Test Conditions
= 1.65V to 1.95V
Min.
0.65 x V
CC
1.7
2
—
—
—
V
I
= V
CC
V
I
= GND
V
O
= V
CC
V
O
= GND
V
CC
= 2.3V, I
IN
= – 18mA
V
CC
= 3.3V
V
CC
= 3.6V
V
IN
= GND or V
CC
One input at V
CC
−
0.6V,
other inputs at V
CC
or GND
—
—
—
—
—
—
—
Typ.
(1)
—
—
—
—
—
—
—
—
—
—
– 0.7
100
0.1
Max.
—
—
—
0.35 x V
CC
0.7
0.8
±5
±5
± 10
± 10
– 1.2
—
10
µA
µA
V
mV
µA
µA
V
Unit
V
V
CC
= 2.3V to 2.7V
V
CC
= 2.7V to 3.6V
V
IL
Input LOW Voltage Level
V
CC
= 1.65V to 1.95V
V
CC
= 2.3V to 2.7V
V
CC
= 2.7V to 3.6V
I
IH
I
IL
I
OZH
I
OZL
V
IK
V
H
I
CCL
I
CCH
I
CCZ
∆I
CC
Input HIGH Current
Input LOW Current
High Impedance Output Current
(3-State Output pins)
Clamp Diode Voltage
Input Hysteresis
Quiescent Power Supply Current
V
CC
= 3.6V
V
CC
= 3.6V
V
CC
= 3.6V
Quiescent Power Supply
Current Variation
—
—
750
µA
ALVC 1G Link
NOTE:
1. Typical values are at V
CC
= 3.3V, +25°C ambient.
2
IDT74ALVC1G00
3.3V CMOS SINGLE 2-INPUT POSITIVE-NAND GATE
EXTENDED COMMERCIAL TEMPERATURE RANGE
OUTPUT DRIVE CHARACTERISTICS
Symbol
V
OH
Parameter
Output HIGH Voltage
V
CC
Test Conditions
(1)
= 1.65V to 3.6V
I
OH
= – 0.1mA
I
OH
= – 4mA
I
OH
= – 6mA
I
OH
= – 12mA
Min.
V
CC
– 0.2
1.2
2
1.7
2.2
2.4
I
OH
= – 24mA
I
OL
= 0.1mA
I
OL
= 4mA
I
OL
= 6mA
I
OL
= 12mA
V
CC
= 2.7V
V
CC
= 3.0V
I
OL
= 12mA
I
OL
= 24mA
—
—
—
—
2
—
—
—
—
—
—
0.2
0.45
0.4
0.7
0.4
0.55
ALVC 1G Link
Max.
—
Unit
V
V
CC
= 1.65V
V
CC
= 2.3V
V
CC
= 2.3V
V
CC
= 2.7V
V
CC
= 3.0V
V
CC
= 3.0V
V
OL
Output LOW Voltage
V
CC
= 1.65V to 3.6V
V
CC
= 1.65V
V
CC
= 2.3V
V
NOTE:
1. V
IH
and V
IL
must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the
appropriate V
CC
range. T
A
= – 40°C to + 85°C.
OPERATING CHARACTERISTICS, T
A
= 25
o
C
V
CC
= 1.8V ± 0.15V
Symbol
C
PD
Parameter
Power Dissipation Capacitance
Test Conditions
C
L
= 0pF, f = 10Mhz
Typical
V
CC
= 2.5V ± 0.2V
Typical
5
V
CC
= 3.3V ± 0.3V
Typical
6
Unit
pF
SWITCHING CHARACTERISTICS
(1)
V
CC
= 1.8V ± 0.15V
Symbol
t
PLH
t
PHL
Parameter
Propagation Delay
A or B to Y
Min.
1
Max.
8
V
CC
= 2.5V ± 0.2V
Min.
1
Max.
3.8
V
CC
= 2.7V
Min.
Max.
3.6
V
CC
= 3.3V ± 0.3V
Min.
1
Max.
3.2
Unit
ns
NOTE:
1. See test circuits and waveforms. T
A
= – 40°C to + 85°C.
3
IDT74ALVC1G00
3.3V CMOS SINGLE 2-INPUT POSITIVE-NAND GATE
EXTENDED COMMERCIAL TEMPERATURE RANGE
TEST CIRCUITS AND WAVEFORMS:
TEST CONDITIONS
PROPAGATION DELAY
Symbol
V
LOAD
V
IH
V
T
V
LZ
V
HZ
C
L
V
CC
(1)
= 3.3V ± 0.3V
6
2.7
1.5
300
300
50
V
CC
(1)
= 2.7V
6
2.7
1.5
300
300
50
V
CC
(2)
= 2.5V ± 0.2V Unit
2 x Vcc
V
Vcc
Vcc / 2
150
150
30
V
V
mV
mV
pF
ALVC 1G Link
SAME PHASE
INPUT TRANSITION
t
PLH
OUTPUT
t
PLH
OPPOSITE PHASE
INPUT TRANSITION
t
PHL
t
PHL
V
IH
V
T
0V
V
OH
V
T
V
OL
V
IH
V
T
0V
ALVC 1G Link
TEST CIRCUITS FOR ALL OUTPUTS
V
CC
500
Ω
Pulse
Generator
(1, 2)
ENABLE AND DISABLE TIMES
ENABLE
CONTROL
INPUT
t
PZL
OUTPUT
SW ITCH
NORMALLY
CLO SED
LOW
t
PZH
OUTPUT
SW ITCH
NORMALLY
OPE N
HIGH
V
LOAD/2
V
T
t
PHZ
V
T
0V
t
PLZ
DISABLE
V
IH
V
T
0V
V
LOAD/2
V
LZ
V
OL
V
OH
V
HZ
0V
ALVC 1G Link
V
LOAD
Open
GND
V
IN
D.U.T.
V
OUT
R
T
500
Ω
C
L
ALVC 1G Link
DEFINITIONS:
C
L
= Load capacitance: includes jig and probe capacitance.
R
T
=
Termination resistance: should be equal to Z
OUT
of the Pulse
Generator.
NOTES:
1. Pulse Generator for All Pulses: Rate
≤
10MHz; t
F
≤
2.5ns; t
R
≤
2.5ns.
2. Pulse Generator for All Pulses: Rate
≤
10MHz; t
F
≤
2ns; t
R
≤
2ns.
NOTE:
1. Diagram shown for input Control Enable-LOW and input Control
Disable-HIGH.
SWITCH POSITION
Test
Open Drain
Disable Low
Enable Low
Disable High
Enable High
All Other tests
Switch
V
LOAD
SET-UP, HOLD, AND RELEASE TIMES
DATA
INPUT
TIMING
INPUT
t
REM
ASYNCHRONOUS
CONTROL
SYNCHRONOUS
CONTROL
t
SU
t
H
V
IH
V
T
0V
V
IH
V
T
0V
V
IH
V
T
0V
V
IH
V
T
0V
ALVC 1G Link
GND
Open
ALVC 1G Link
t
SU
t
H
PULSE WIDTH
LOW -HIGH-LOW
PULSE
t
W
HIGH-LOW -HIGH
PULSE
V
T
ALVC 1G Link
V
T
4
IDT74ALVC1G00
3.3V CMOS SINGLE 2-INPUT POSITIVE-NAND GATE
EXTENDED COMMERCIAL TEMPERATURE RANGE
1.8V
±
0.15V TEST CIRCUITS AND WAVEFORMS:
TEST CONDITIONS
PROPAGATION DELAY
Symbol
V
LOAD
V
IH
V
T
V
LZ
V
HZ
C
L
V
CC
(1)
= 1.8V ± 0.15V
2 x V
CC
V
CC
V
CC
/ 2
150
150
30
Unit
V
V
V
mV
mV
pF
ALVC 1G Link
SA M E PHA SE
INPU T TRA NSITIO N
t
PLH
O UTPUT
t
PLH
O PPO SITE PHA SE
INPU T TRA NSITIO N
t
PHL
t
PHL
V
IH
V
T
0V
V
OH
V
T
V
OL
V
IH
V
T
0V
ALVC 1G Link
TEST CIRCUITS FOR ALL OUTPUTS
V
CC
V
LOAD
O pen
1000
Ω
Pulse
G enerator
(1)
ENABLE AND DISABLE TIMES
ENA BLE
CO NTRO L
INPU T
t
PZL
O UTPUT
SW ITCH
NO RMA LLY
CLO SED
LO W
t
PZH
O UTPUT
SW ITCH
NO RMA LLY
OPEN
HIG H
V
LOAD/2
V
T
t
PHZ
V
T
0V
t
PLZ
DISA BLE
V
IH
V
T
0V
V
LOAD/2
V
LZ
V
OL
V
OH
V
HZ
0V
ALVC 1G Link
G ND
V
IN
D.U.T.
V
OUT
R
T
C
L
1000
Ω
DEFINITIONS:
ALVC 1G Link
C
L
= Load capacitance: includes jig and probe capacitance.
R
T
=
Termination resistance: should be equal to Z
OUT
of the Pulse
Generator.
NOTE:
1. Pulse Generator for All Pulses: Rate
≤
10MHz; t
F
≤
2ns; t
R
≤
2ns.
NOTE:
1. Diagram shown for input Control Enable-LOW and input Control
Disable-HIGH.
SET-UP, HOLD, AND RELEASE TIMES
SWITCH POSITION
Test
Open Drain
Disable Low
Enable Low
Disable High
Enable High
All Other tests
Switch
V
LOAD
DATA
INPU T
TIM ING
INPU T
t
REM
AS YNCHRO NOUS
CO NTRO L
ALVC 1G Link
t
SU
t
H
GND
Open
V
IH
V
T
0V
V
IH
V
T
0V
V
IH
V
T
0V
V
IH
V
T
0V
ALVC 1G Link
SY NCHRO NOUS
CO NTRO L
t
SU
t
H
PULSE WIDTH
LO W -HIG H-LO W
PULSE
t
W
HIG H-LO W -HIGH
PULSE
V
T
ALVC 1G Link
V
T
5