EEWORLDEEWORLDEEWORLD

Part Number

Search

5V991A-2JC

Description
Clock Driver, PQCC32
Categorylogic    logic   
File Size159KB,8 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

5V991A-2JC Overview

Clock Driver, PQCC32

5V991A-2JC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instructionQCCJ, LDCC32,.5X.6
Reach Compliance Codenot_compliant
JESD-30 codeR-PQCC-J32
JESD-609 codee0
MaximumI(ol)0.012 A
Humidity sensitivity level1
Number of terminals32
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC32,.5X.6
Package shapeRECTANGULAR
Package formCHIP CARRIER
power supply3.3 V
Certification statusNot Qualified
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Base Number Matches1
IDT5V991A
3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V PROGRAMMABLE
SKEW PLL CLOCK DRIVER
TURBOCLOCK™
FEATURES:
REF is 5V tolerant
4 pairs of programmable skew outputs
Low skew: 200ps same pair, 250ps all outputs
Selectable positive or negative edge synchronization:
Excellent for DSP applications
Synchronous output enable
Output frequency: 3.75MHz to 85MHz
2x, 4x, 1/2, and 1/4 outputs
3 skew grades:
IDT5V991A -2: t
SKEW0
<250ps
IDT5V991A -5: t
SKEW0
<500ps
IDT5V991A -7: t
SKEW0
<750ps
3-level inputs for skew and PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <200ps peak-to-peak
Industrial temperature range
Available in 32-pin PLCC Package
IDT5V991A
DESCRIPTION
The IDT5V991A is a high fanout 3.3V PLL based clock driver intended
for high performance computing and data-communications applications. A
key feature of the programmable skew is the ability of outputs to lead or lag
the REF input signal. The IDT5V991A has eight programmable skew
outputs in four banks of 2. Skew is controlled by 3-level input signals that
may be hard-wired to appropriate HIGH-MID-LOW levels.
When the GND/sOE pin is held low, all the outputs are synchronously
enabled. However, if GND/sOE is held high, all the outputs except 3Q0 and
3Q1 are synchronously disabled.
Furthermore, when the V
CCQ
/PE is held high, all the outputs are
synchronized with the positive edge of the REF clock input. When V
CCQ
/
PE is held low, all the outputs are synchronized with the negative edge of
REF. Both devices have LVTTL outputs with 12mA balanced drive outputs.
FUNCTIONAL BLOCK DIAGRAM
G ND/sOE
Skew
Select
3
3
1F1:0
V
CCQ
/PE
Skew
Select
REF
PLL
FB
3
FS
Skew
Select
3
3
3F1:0
3
3
2F1:0
1Q
0
1Q
1
2Q
0
2Q
1
3Q
0
3Q
1
Skew
Select
3
3
4F1:0
4Q
0
4Q
1
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2000
Integrated Device Technology, Inc.
AUGUST 2000
DSC-5408

5V991A-2JC Related Products

5V991A-2JC IDT5V991A-2JC
Description Clock Driver, PQCC32 Clock Driver, PQCC32
Is it Rohs certified? incompatible incompatible
Reach Compliance Code not_compliant not_compliant
JESD-30 code R-PQCC-J32 R-PQCC-J32
JESD-609 code e0 e0
MaximumI(ol) 0.012 A 0.012 A
Humidity sensitivity level 1 1
Number of terminals 32 32
Maximum operating temperature 70 °C 70 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QCCJ QCCJ
Encapsulate equivalent code LDCC32,.5X.6 LDCC32,.5X.6
Package shape RECTANGULAR RECTANGULAR
Package form CHIP CARRIER CHIP CARRIER
power supply 3.3 V 3.3 V
Certification status Not Qualified Not Qualified
Nominal supply voltage (Vsup) 3.3 V 3.3 V
surface mount YES YES
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form J BEND J BEND
Terminal pitch 1.27 mm 1.27 mm
Terminal location QUAD QUAD
Base Number Matches 1 1
【New Year, New Resolution】
[size=6]Just a few days ago, I wrote down a few goals, but they are for the first half of 2018, and I hope to complete them all. [/size] [size=6]①CET-6[/size] [size=6]②Master the basics of Cadence sof...
jswxcailei Talking
Huawei Static Timing Analysis and Logic Design.pdf
Huawei Static Timing Analysis and Logic Design.pdf...
zxopenljx FPGA/CPLD
Simulation report in QuartusII
Every time I check the simulation report, the "simulation waveform" section could not be opened appears. Please help me! ! !...
lky000000 FPGA/CPLD
Where does the TTL on the laser driver board connect to the CNC shield V3 board?
Hey guys, I have a problem with my DIY laser engraving machine. Where does the TTL on the laser driver board connect to the CNC shield V3 board? I tried connecting to D12 or SPN EN but there is no las...
danpeter DIY/Open Source Hardware
The IO port is set to
When the PIC microcontroller port is set to input, the level of its IO port is high. Can this be changed?...
feiyun Microchip MCU
The last day of course design, bonus function
Please teach me how to add a button to this program to change the range!hh's project, thank you, it's urgent...
hyp73 MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 163  2416  330  2277  1499  4  49  7  46  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号