EEWORLDEEWORLDEEWORLD

Part Number

Search

74ACT2708PCX

Description
FIFO, 64X9, 34.5ns, Synchronous, CMOS, PDIP28, 0.600 INCH, DIP-28
Categorystorage    storage   
File Size93KB,13 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric View All

74ACT2708PCX Overview

FIFO, 64X9, 34.5ns, Synchronous, CMOS, PDIP28, 0.600 INCH, DIP-28

74ACT2708PCX Parametric

Parameter NameAttribute value
MakerFairchild
Parts packaging codeDIP
package instructionDIP,
Contacts28
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time34.5 ns
Other features64X9 DUAL PORT RAM
period time28.57 ns
JESD-30 codeR-PDIP-T28
memory density576 bit
memory width9
Number of functions1
Number of terminals28
word count64 words
character code64
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64X9
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formTHROUGH-HOLE
Terminal locationDUAL
Base Number Matches1
74ACT2708 64 x 9 First-In, First-Out Memory
February 1989
Revised January 1999
74ACT2708
64 x 9 First-In, First-Out Memory
General Description
The ACT2708 is an expandable first-in, first-out memory
organized as 64 words by 9 bits. An 85 MHz shift-in and 60
MHz shift-out typical data rate makes it ideal for high-speed
applications. It uses a dual port RAM architecture with
pointer logic to achieve the high speed with negligible fall-
through time.
Separate Shift-In (SI) and Shift-Out (SO) clocks control the
use of synchronous or asynchronous write or read. Other
controls include a Master Reset (MR) and Output Enable
(OE) for initializing the internal registers and allowing the
data outputs to be 3-STATE. Input Ready (IR) and Output
Ready (OR) signal when the FIFO is ready for I/O opera-
tions. The status flags HF and FULL indicate when the
FIFO is full, empty or half full.
The FIFO can be expanded to provide different word
lengths by tying off unused data inputs.
Features
s
64-words by 9-bit dual port RAM organization
s
85 MHz shift-in, 60 MHz shift-out data rate, typical
s
Expandable in word width only
s
TTL-compatible inputs
s
Asynchronous or synchronous operation
s
Asynchronous master reset
s
Outputs source/sink 8 mA
s
3-STATE outputs
s
Full ESD protection
s
Input and output pins directly in line for easy board lay-
out
s
TRW 1030 work-alike operation
Applications
• High-speed disk or tape controllers
• A/D output buffers
• High-speed graphics pixel buffer
• Video time base correction
• Digital filtering
Ordering Code:
Order Number
74ACT2708PC
Package Number
N28B
Package Description
28-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.600” Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Connection Diagram
Pin Assignment for DIP
Pin Descriptions
Pin Names
D
0
–D
8
MR
OE
SI
SO
IR
OR
HF
FULL
O
0
–O
8
Description
Data Inputs
Master Reset
Output Enable Input
Shift-In
Shift-Out
Input Ready
Output Ready
Half Full Flag
Full Flag
Data Outputs
FACT™ is a trademark of Fairchild Semiconductor Corporation.
© 1999 Fairchild Semiconductor Corporation
DS010144.prf
www.fairchildsemi.com

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2060  2431  2650  1938  1740  42  49  54  40  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号