EEWORLDEEWORLDEEWORLD

Part Number

Search

71P74604S250BQ8

Description
CABGA-165, Reel
Categorystorage    storage   
File Size274KB,21 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

71P74604S250BQ8 Overview

CABGA-165, Reel

71P74604S250BQ8 Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeCABGA
package instruction13 X 15 MM, 1 MM PITCH, FBGA-165
Contacts165
Manufacturer packaging codeBQ165
Reach Compliance Codenot_compliant
ECCN code3A991
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)250 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density18874368 bit
Memory IC TypeQDR SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum standby current0.375 A
Minimum standby current1.7 V
Maximum slew rate1.1 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Base Number Matches1
18Mb Pipelined
QDR™II SRAM
Burst of 4
Features
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
- Supports concurrent transactions
Dual Echo Clock Output
4-Word Burst on all SRAM accesses
Multiplexed Address Bus One Read or One Write request per
clock cycle
DDR (Double Data Rate) Data Bus
- Four word burst data per two clock cycles on each port
- Four word transfers per clock cycle
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals from
1.4V to 1.9V.
Scalable output drivers
- Can drive HSTL, 1.8V TTL or any voltage level from 1.4V
to 1.9V.
- Output Impedance adjustable from 35Ω to 70Ω
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
IDT71P74804
IDT71P74604
Description
The IDT QDRII
TM
Burst of four SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with four data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single SDR address bus with read addresses
and write addresses multiplexed. The read and write addresses inter-
leave with each occurring a maximum of every other cycle. In the event
that no operation takes place on a cycle, the subsequest cycle may
begin with either a read or write. During write operations, the writing of
individual bytes may be blocked through the use of byte write control
signals.
Functional Block Diagram
D
(Note1)
DATA
REG
WRITE DRIVER
OUTPUT SELECT
SENSE AMPS
(Note 4)
OUTPUT REG
SA
(Note 4)
OUTPUT SELECT
(Note2)
WRITE/READ DECODE
ADD
(Note2)
REG
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
CQ
CQ
Notes
1) Represents
2) Represents
3) Represents
4) Represents
6111 drw16
18 data signal lines for x18 and 36 signal lines for x36.
18 address signal lines for x18 and 17 address signal lines for x36.
2 signal lines for x18 and 4 signal lines for x36.
36 signal lines for x18 and 72 signal lines for x36.
SEPTEMBER 2008
1
©2008 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
DSC-6111/02
Processing technology of sensor magnetic ring and important process control methods
[size=3]Hello everyone, I've recently fallen in love with sensors{:1_112:}, but I don't know much about the magnetic ring inside. I want to know the processing technology and important control methods...
大静 Industrial Control Electronics
Eight good habits to help you get ahead in the workplace
The boss prefers the tortoise who is slow but on time when choosing between the punctual tortoise and the unpunctual rabbit. Giving others proper praise every day is a good way to motivate them. Prais...
ESD技术咨询 Talking about work
WINCE driver dll loading problem
I am porting the SC2440 driver cdev.dll, and its entries in the registry are as follows. However, its entry function DllEntry is immediately process detached after process attach, and the initializati...
jqq850226 Embedded System
Another busy day begins
12:30 Another busy day begins...
hchen Talking
[FPGA Open Source Tutorial Series] Chapter 3 Timing Circuit Design Counter
[i=s] This post was last edited by Core Route Runner on 2016-12-21 19:45[/i] [align=center][color=#000][size=15px][b][size=5]Timing Logic Circuit Design of Counter[/size][/b][/size][/color][/align][al...
芯航线跑堂 FPGA/CPLD
What are the differences between ROM, RAM, DRAM, SRAM and FLASH?
ROM and RAM both refer to semiconductor memory. ROM is the abbreviation of Read Only Memory and RAM is the abbreviation of Random Access Memory. ROM can still retain data when the system stops powerin...
张无忌1987 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2043  2275  2538  1536  1256  42  46  52  31  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号