EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT71V421S35JGI

Description
Multi-Port SRAM, 2KX8, 35ns, CMOS, PQCC52
Categorystorage    storage   
File Size134KB,15 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

IDT71V421S35JGI Overview

Multi-Port SRAM, 2KX8, 35ns, CMOS, PQCC52

IDT71V421S35JGI Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
package instructionQCCJ, LDCC52,.8SQ
Reach Compliance Codecompliant
Maximum access time35 ns
I/O typeCOMMON
JESD-30 codeS-PQCC-J52
JESD-609 codee3
memory density16384 bit
Memory IC TypeMULTI-PORT SRAM
memory width8
Humidity sensitivity level1
Number of ports2
Number of terminals52
word count2048 words
character code2000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2KX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC52,.8SQ
Package shapeSQUARE
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Certification statusNot Qualified
Maximum standby current0.005 A
Minimum standby current3 V
Maximum slew rate0.125 mA
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
Base Number Matches1
HIGH SPEED 3.3V
2K X 8 DUAL-PORT
STATIC RAM WITH INTERRUPTS
Features
IDT71V321S/L
IDT71V421S/L
High-speed access
– Commercial: 25/35/55ns (max.)
– Industrial: 25ns (max.)
Low-power operation
– IDT71V321/IDT71V421S
Active: 325mW (typ.)
Standby: 5mW (typ.)
– IDT71V321/V421L
Active: 325mW (typ.)
Standby: 1mW (typ.)
Two
INT
flags for port-to-port communications
MASTER IDT71V321 easily expands data bus width to 16-
or-more-bits using SLAVE IDT71V421
On-chip port arbitration logic (IDT71V321 only)
BUSY
output flag on IDT71V321;
BUSY
input on IDT71V421
Fully asynchronous operation from either port
Battery backup operation—2V data retention (L only)
TTL-compatible, single 3.3V power supply
Available in 52-pin PLCC, 64-pin TQFP and STQFP
packages
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
7L
I/O
Control
BUSY
L
(1,2)
I/O
0R
-I/O
7R
I/O
Control
BUSY
R
A
10R
A
0R
(1,2)
A
10L
A
0L
Address
Decoder
11
MEMORY
ARRAY
11
Address
Decoder
CE
L
OE
L
R/W
L
ARBITRATION
and
INTERRUPT
LOGIC
CE
R
OE
R
R/W
R
INT
L
(2)
INT
R
3026 drw 01
(2)
NOTES:
1. IDT71V321 (MASTER):
BUSY
is an output. IDT71V421 (SLAVE):
BUSY
is input.
2.
BUSY
and
INT
are totem-pole outputs.
AUGUST 2006
1
©2006 Integrated Device Technology, Inc.
DSC-3026/10

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2262  2133  435  238  2002  46  43  9  5  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号