Crystal connection or external reference frequency input. It can be connected
to a 25MHz Fundamental mode crystal.
Connection to crystal. If using an external reference clock, this pin must be
left unconnected.
25MHz Reference Clock output.
125MHz Clock Output.
125MHz Clock Output.
127MHz Clock Output.
125MHz Clock Output.
Connect to ground.
No connection.
No connection.
Connect to +3.3V.
No connection.
Output Enable bit. When this pin is made HIGH, all clocks are enabled.
Tri-states all clocks when this pin is LOW
.
Power
Input
Rev. 1 | Page 2 of 7 | www.onsemi.com
PCS1P2860A
Absolute Maximum Ratings
Symbol
VDD
V
IN
T
STG
T
s
T
J
T
DV
Parameter
Rating
-0.5 to +4.6
-0.5 to VDD+0.3
-65 to +150
260
125
2
Unit
V
°C
°C
°C
KV
Power Supply Voltage relative to Ground
Input Voltage relative to Ground (Input Pins)
Storage temperature
Max. Soldering Temperature (10 sec)
Junction Temperature
Static Discharge Voltage
(As per JEDEC STD22- A114-B)
Note: These are stress ratings only and are not implied for functional use. Exposure to absolute maximum ratings for prolonged periods of time may affect
device reliability.
Operating Conditions
Parameter
VDD / AVDD Operating Voltage
T
A
C
L
C
IN
Operating Temperature (Ambient Temperature)
Load Capacitance
Input Capacitance
5
Description
Min
3.135
-40
Typ
3.3
Max
3.465
+85
15
Unit
V
°C
pF
pF
DC Electrical Characteristics
Symbol
Parameter
VDD / AVDD
V
IH
V
IL
I
IH
I
IL
V
OH
V
OL
I
OZ
I
CC
I
DD
Z
OUT
Operating Voltage
Input High Voltage
Input Low Voltage
Input HIGH current
Input LOW current
Output High Voltage
Output Low Voltage
Output Leakage Current
Static Current
Dynamic Current
Nominal output impedance
Conditions
Min
3.135
2.2
GND-0.3
Typ
3.3
Max
3.465
VDD+0.3
1.0
30
50
Units
V
V
V
µA
µA
V
VIN = VDD
VIN = GND
VDD = 3.135, I
OH
= -12mA
VDD = 3.135, I
OL
= 12mA
Three-state outputs
CLKIN and SHUTDOWNB
Pins pulled low
No Load, All Clocks on
2.4
0.4
10
5.5
35
30
V
µA
mA
mA
Ω
Rev. 1 | Page 3 of 7 | www.onsemi.com
PCS1P2860A
AC Electrical Characteristics
Symbol
CLKIN / XIN
Input Frequency
Pin 6
CLK OUT
1
1
1
Parameter
Min
Typ
25
25
125
127
Max
Unit
MHz
Output Frequency
Pin 1,7,8,10
Pin 9
MHz
t
LH
t
HL
Rising edge slew rate (Measured from 20% to 80%)
Falling edge slew rate (Measured from 80% to 20%)
Peak-to-peak Period Jitter @ VDD/2
Synthesis Error (Output Frequency)
1.1
1.3
1.7
2
300
0
V/nS
V/nS
pS
ppm
55
3
%
mS
T
PJ
t
D
1
Output Duty Cycle @ VDD/2
PLL Lock Time from Power-Up
45
50
t
LOCK
NOTE: 1. CL= 15pF for outputs < 100MHz; CL = 10pF for outputs > 100MHz;
Typical Crystal Oscillator Circuit
R1 = 510Ω
C1 = 27 pF
C2 = 27 pF
Typical Crystal Specifications
Fundamental AT cut parallel resonant crystal
Nominal frequency
Frequency tolerance
Operating temperature range
Storage temperature
Load capacitance
Shunt capacitance
ESR
25MHz
±50ppm or better at 25°C
-25°C to +85°C
-40°C to +85°C
18pF
7pF maximum
25Ω
Rev. 1 | Page 4 of 7 | www.onsemi.com
PCS1P2860A
Package Information
16-lead Thin Shrunk Small Outline Package (4.40-MM Body)