EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4064ZE-5TN100C

Description
CPLD - Complex Programmable Logic Devices 64MC 64 I/O Ultra Low Power 1.8V
CategoryProgrammable logic devices    Programmable logic   
File Size5MB,60 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric View All

LC4064ZE-5TN100C Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4064ZE-5TN100C - - View Buy Now

LC4064ZE-5TN100C Overview

CPLD - Complex Programmable Logic Devices 64MC 64 I/O Ultra Low Power 1.8V

LC4064ZE-5TN100C Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeQFP
package instructionLFQFP, QFP100,.63SQ,20
Contacts100
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
Other featuresYES
maximum clock frequency149 MHz
In-system programmableYES
JESD-30 codeS-PQFP-G100
JESD-609 codee3
JTAG BSTYES
length14 mm
Humidity sensitivity level3
Dedicated input times10
Number of I/O lines64
Number of macro cells64
Number of terminals100
organize10 DEDICATED INPUTS, 64 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP100,.63SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
power supply1.8 V
Programmable logic typeEE PLD
propagation delay5.8 ns
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage1.9 V
Minimum supply voltage1.7 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width14 mm
Base Number Matches1
ispMACH 4000ZE Family
®
1.8V In-System Programmable
Ultra Low Power PLDs
February 2012
Data Sheet DS1022
Features
High Performance
f
MAX
= 260MHz maximum operating frequency
t
PD
= 4.4ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• 32 to 256 macrocells
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
Space-saving ucBGA and csBGA packages*
Easy System Integration
• Operation with 3.3V, 2.5V, 1.8V or 1.5V
LVCMOS I/O
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing support
• Open-drain output option
• Programmable output slew rate
• 3.3V PCI compatible
• I/O pins with fast setup path
Input hysteresis*
• 1.8V core power supply
• IEEE 1149.1 boundary scan testable
• IEEE 1532 ISC compliant
• 1.8V In-System Programmable (ISP™) using
Boundary Scan Test Access Port (TAP)
• Pb-free package options (only)
On-chip user oscillator and timer*
*New enhanced features over original ispMACH 4000Z
Ease of Design
• Flexible CPLD macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Ultra Low Power
Standby current as low as 10µA typical
1.8V core; low dynamic power
Operational down to 1.6V V
CC
Superior solution for power sensitive consumer
applications
• Per pin pull-up, pull-down or bus keeper
control*
Power Guard with multiple enable signals*
Table 1. ispMACH 4000ZE Family Selection Guide
ispMACH 4032ZE
Macrocells
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Packages (I/O + Dedicated Inputs)
48-Pin TQFP (7 x 7mm)
64-Ball csBGA (5 x 5mm)
64-Ball ucBGA (4 x 4mm)
100-Pin TQFP (14 x 14mm)
132-Ball ucBGA (6 x 6mm)
144-Pin TQFP (20 x 20mm)
144-Ball csBGA (7 x 7mm)
1. Pb-free only.
© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
1
ispMACH 4064ZE
64
4.7
2.5
3.2
241
1.8V
32+4
48+4
48+4
64+10
ispMACH 4128ZE
128
5.8
2.9
3.8
200
1.8V
ispMACH 4256ZE
256
5.8
2.9
3.8
200
1.8V
32
4.4
2.2
3.0
260
1.8V
32+4
32+4
64+10
96+4
96+4
64+10
96+14
108+4
64+10
96+4
www.latticesemi.com
1
DS1022_01.7

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2368  1455  1810  2262  1699  48  30  37  46  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号