EEWORLDEEWORLDEEWORLD

Part Number

Search

CY62167DV30LL-70BVIT

Description
SRAM 16Mb 3V 70ns 1M x 16 LP SRAM
Categorystorage   
File Size327KB,18 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric Compare View All

CY62167DV30LL-70BVIT Online Shopping

Suppliers Part Number Price MOQ In stock  
CY62167DV30LL-70BVIT - - View Buy Now

CY62167DV30LL-70BVIT Overview

SRAM 16Mb 3V 70ns 1M x 16 LP SRAM

CY62167DV30LL-70BVIT Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerCypress Semiconductor
Product CategorySRAM
RoHSN
Memory Size16 Mbit
Organization1 M x 16
Access Time70 ns
Interface TypeParallel
Supply Voltage - Max3.6 V
Supply Voltage - Min2.2 V
Supply Current - Max25 mA
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseVFBGA-48
PackagingReel
Data RateSDR
Memory TypeSDR
TypeAsynchronous
Number of Ports1
Moisture SensitiveYes
Factory Pack Quantity2000
Unit Weight0.007873 oz
CY62167DV30 MoBL
®
16-Mbit (1 M × 16) Static RAM
16-Mbit (1 M × 16) Static RAM
Features
Thin small outline package (TSOP-I) configurable as
1 M × 16 or as 2 M × 8 SRAM
Wide voltage range: 2.2 V–3.6 V
Ultra-low active power:
Typical active current: 2 mA at f = 1 MHz
Ultra-low standby power
Easy memory expansion with CE
1
, CE
2
and OE features
Automatic power-down when deselected
Complementary metal oxide semiconductor (CMOS) for
optimum speed / power
Available in Pb-free and non Pb-free 48-ball very fine-pitch ball
grid array (VFBGA) and 48-pin TSOP I package
automatic power-down feature that significantly reduces power
consumption by 99% when addresses are not toggling. The
device can also be put into standby mode when deselected (CE
1
HIGH or CE
2
LOW or both BHE and BLE are HIGH). The
input/output pins (I/O
0
through I/O
15
) are placed in a
high-impedance state when: deselected (CE
1
HIGH or CE
2
LOW), outputs are disabled (OE HIGH), both Byte High Enable
and Byte Low Enable are disabled (BHE, BLE HIGH), or during
a Write operation (CE
1
LOW, CE
2
HIGH and WE LOW).
Writing to the device is accomplished by taking Chip Enables
(CE
1
LOW and CE
2
HIGH) and Write Enable (WE) input LOW. If
Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is written into the location specified on the address
pins (A
0
through A
19
). If Byte High Enable (BHE) is LOW, then
data from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
19
).
Reading from the device is accomplished by taking Chip Enables
(CE
1
LOW and CE
2
HIGH) and Output Enable (OE) LOW while
forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE)
is LOW, then data from the memory location specified by the
address pins appear on I/O
0
to I/O
7
. If Byte High Enable (BHE)
is LOW, then data from memory appear on I/O
8
to I/O
15
. See the
truth table at the back of this data sheet for a complete
description of Read and Write modes.
For a complete list of related documentation,
click here.
Functional Description
The CY62167DV30 is a high-performance CMOS static RAM
organized as 1M words by 16-bits. This device features
advanced circuit design to provide ultra-low active current. This
is ideal for providing More Battery Life (MoBL
) in portable
applications such as cellular telephones. The device also has an
Logic Block Diagram
DATA IN DRIVERS
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
ROW DECODER
1M × 16 / 2M x 8
RAM Array
SENSE AMPS
I/O
0
–I/O
7
I/O
8
–I/O
15
COLUMN DECODER
BYTE
BHE
WE
OE
BLE
CE
2
CE
1
Power-Down
Circuit
A
11
A
12
A
13
A
14
A
15
A
16
A
17
A
18
A
19
BHE
BLE
CE
2
CE
1
Cypress Semiconductor Corporation
Document Number: 38-05328 Rev. *M
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 19, 2014

CY62167DV30LL-70BVIT Related Products

CY62167DV30LL-70BVIT CY62167DV30LL-55ZXIT CY62167DV30LL-55BVIT
Description SRAM 16Mb 3V 70ns 1M x 16 LP SRAM SRAM 16Mb 3V 55ns 1M x 16 LP SRAM SRAM 16Mb 3V 55ns 1M x 16 LP SRAM
Product Attribute Attribute Value Attribute Value -
Manufacturer Cypress Semiconductor Cypress Semiconductor -
Product Category SRAM SRAM -
RoHS N Details -
Memory Size 16 Mbit 16 Mbit -
Organization 1 M x 16 1 M x 16 -
Access Time 70 ns 55 ns -
Interface Type Parallel Parallel -
Supply Voltage - Max 3.6 V 3.6 V -
Supply Voltage - Min 2.2 V 2.2 V -
Supply Current - Max 25 mA 30 mA -
Minimum Operating Temperature - 40 C - 40 C -
Maximum Operating Temperature + 85 C + 85 C -
Mounting Style SMD/SMT SMD/SMT -
Package / Case VFBGA-48 TSOP-48 -
Packaging Reel Reel -
Data Rate SDR SDR -
Memory Type SDR SDR -
Type Asynchronous Asynchronous -
Number of Ports 1 1 -
Moisture Sensitive Yes Yes -
Factory Pack Quantity 2000 1000 -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 300  1794  476  154  2218  7  37  10  4  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号